Intel B940 Datasheet Page 59

  • Download
  • Add to my manuals
  • Print
  • Page
    / 360
  • Table of contents
  • BOOKMARKS
  • Rated. / 5. Based on customer reviews
Page view 58
Datasheet, Volume 2 59
Processor Configuration Registers
2.7.19 BGSM—Base of GTT Pre-allocated Memory Register
This register contains the base address of DRAM memory pre-allocated for the GTT.
BIOS determines the base of pre-allocated GTT memory by subtracting the GTT
graphics memory pre-allocated size (PCI Device 0, offset 52h, bits 11:8) from the Base
of memory pre-allocated for graphics (PCI Device 0, offset A4h, bits 31:20).
This register is locked and becomes Read Only when CMD.LOCK.MEMCONFIG is
received or when ME_SM_LOCK is set to 1.
2.7.20 TSEGMB—TSEG Memory Base Register
This register contains the base address of TSEG DRAM memory. BIOS determines the
base of TSEG memory which must be at or below memory pre-allocated for graphics
(PCI Device 0, offset A8h, bits 31:20).
This register is locked and becomes Read Only when CMD.LOCK.MEMCONFIG is
received or when ME_SM_LOCK is set to 1.
B/D/F/Type: 0/0/0/PCI
Address Offset: A8–ABh
Reset Value: 0000_0000h
Access: RW-L, RO
Bit Attr
Reset
Value
Description
31:20 RW-L 000h
Memory Pre-allocated for graphics (MPG)
This register contains bits 31:20 of the base address of pre-allocated DRAM
memory. BIOS determines the base of memory pre-allocated for graphics by
subtracting the graphics pre-allocated memory size (PCI Device 0, offset
52h, bits 9:8) from the graphics pre-allocated memory base (PCI Device 0,
offset A4h, bits 31:20).
This register is locked and becomes Read Only when CMD.LOCK.MEMCONFIG
is received or when ME_SM_LOCK is set to 1.
19:0 RO 00000h Reserved
B/D/F/Type: 0/0/0/PCI
Address Offset: AC–AFh
Reset Value: 0000_0000h
Access: RO, RW-L
Bit Attr
Reset
Value
Description
31:20 RW-L 000h
TESG Memory base (TSEGMB)
This register contains bits 31:20 of the base address of TSEG DRAM memory.
BIOS determines the base of TSEG memory by subtracting the TSEG size
(PCI Device 0, offset 9Eh, bits 2:1) from graphics GTT memory pre-allocated
for graphics base (PCI Device 0, offset A8h, bits 31:20).
This register is locked and becomes read only when CMD.LOCK.MEMCONFIG
is received or when ME_SM_LOCK is set to 1.
19:0 RO 00000h Reserved
Page view 58
1 2 ... 54 55 56 57 58 59 60 61 62 63 64 ... 359 360

Comments to this Manuals

No comments