Intel B940 Datasheet Page 296

  • Download
  • Add to my manuals
  • Print
  • Page
    / 360
  • Table of contents
  • BOOKMARKS
  • Rated. / 5. Based on customer reviews
Page view 295
Processor Configuration Registers
296 Datasheet, Volume 2
2.19.12 IOBASE6—I/O Base Address Register
This register controls the processor to PCI Express-G I/O access routing based on the
following formula:
IO_BASE address IO_LIMIT
Only upper 4 bits are programmable. For the purpose of address decode, address bits
A[11:0] are treated as 0. Thus the bottom of the defined I/O address range will be
aligned to a 4 KB boundary.
2.19.13 IOLIMIT6—I/O Limit Address Register
This register controls the processor to PCI Express-G I/O access routing based on the
following formula:
IO_BASE address IO_LIMIT
Only upper 4 bits are programmable. For the purpose of address decode, address bits
A[11:0] are assumed to be FFFh. Thus, the top of the defined I/O address range will be
at the top of a 4 KB aligned address block.
B/D/F/Type: 0/6/0/PCI
Address Offset: 1Ch
Reset Value: F0h
Access: RW, RO
Bit Attr
Reset
Value
Description
7:4 RW Fh
I/O Address Base (IOBASE)
This field corresponds to A[15:12] of the I/O addresses passed by bridge 1 to
PCI Express-G.
BIOS must not set this register to 00h otherwise 0CF8h/0CFCh accesses will
be forwarded to the PCI Express hierarchy associated with this device.
3:0 RO 0h Reserved
B/D/F/Type: 0/6/0/PCI
Address Offset: 1Dh
Reset Value: 00h
Access: RO, RW
Bit Attr
Reset
Value
Description
7:4 RW 0h
I/O Address Limit (IOLIMIT)
This field corresponds to A[15:12] of the I/O address limit of device 6.
Devices between this upper limit and IOBASE6 will be passed to the PCI
Express hierarchy associated with this device.
3:0 RO 0h Reserved
Page view 295
1 2 ... 291 292 293 294 295 296 297 298 299 300 301 ... 359 360

Comments to this Manuals

No comments