Intel B940 Datasheet Page 76

  • Download
  • Add to my manuals
  • Print
  • Page
    / 360
  • Table of contents
  • BOOKMARKS
  • Rated. / 5. Based on customer reviews
Page view 75
Processor Configuration Registers
76 Datasheet, Volume 2
2.8.11 C0CYCTRKACT—Channel 0 CYCTRK ACT Register
B/D/F/Type: 0/0/0/MCHBAR
Address Offset: 252–255h
Reset Value: 0000_0000h
Access: RW, RO
Bit Attr
Reset
Value
Description
31:30 RO 00b Reserved
29 RW 0b
FAW Windowcnt Bug Fix Disable (FAWWBFD)
This bit disables the CYCTRK FAW windowcnt bug fix.
1 = Disable CYCTRK FAW windowcnt bug fix
0 = Enable CYCTRK FAW windowcnt bug fix
(C0sd_cr_cyctrk_faw_windowcnt_fix_disable)
28 RW 0b
FAW Phase Bug Fix Disable (FAWPBFD)
This bit disables the CYCTRK FAW phase indicator bug fix.
1 = Disable CYCTRK FAW phase indicator bug fix
0 = Enable CYCTRK FAW phase indicator bug fix
(C0sd_cr_cyctrk_faw_phase_fix_disable)
27:22 RW 00h
Activate Window Count (C0sd_cr_act_windowcnt)
This field indicates the window duration (in DRAM clocks) during which the
controller counts the number of activate commands which are launched to a
particular rank. If the number of activate commands launched within this
window is greater than 4, then a check is implemented to block launch of
further activates to this rank for the rest of the duration of this window.
21 RW 0b
Max Activate Check (C0sd_cr_maxact_dischk)
This bit enables the check which ensures that there are no more than four
activates to a particular rank in a given window.
20:17 RW 0h
Activate to Activate Delay (C0sd_cr_act_act)
This field indicates the minimum allowed spacing (in DRAM clocks) between
two ACT commands to the same rank.
This value corresponds to the tRRD parameter in the DDR3 specification.
16:13 RW 0h
Precharge to Activate Delay (C0sd_cr_pre_act)
This configuration register indicates the minimum allowed spacing (in DRAM
clocks) between the PRE and ACT commands to the same rank-bank.
This value corresponds to the tRP parameter in the DDR3 specification.
12:9 RW 0h
Precharge All to Activate Delay (C0sd_cr_preall_act)
From the launch of a precharge-all command wait for this many memory bus
clocks before launching an activate command.
This value corresponds to the tPALL_RP parameter.
8:0 RW 000h
Refresh to Activate Delay (C0sd_cr_rfsh_act)
This configuration register indicates the minimum allowed spacing (in DRAM
clocks) between REF and ACT commands to the same rank.
This value corresponds to the tRFC parameter in the DDR3 specification.
Page view 75
1 2 ... 71 72 73 74 75 76 77 78 79 80 81 ... 359 360

Comments to this Manuals

No comments