Intel B940 Datasheet Page 21

  • Download
  • Add to my manuals
  • Print
  • Page
    / 360
  • Table of contents
  • BOOKMARKS
  • Rated. / 5. Based on customer reviews
Page view 20
Datasheet, Volume 2 21
Processor Configuration Registers
2.2.2 Main Memory Address Range (1MB – TOLUD)
This address range extends from 1 MB to the top of Low Usable physical memory that is
permitted to be accessible by the GMCH (as programmed in the TOLUD register). The
processor will route all addresses within this range as HOM accesses, which will be
forwarded by the GMCH to the DRAM unless it falls into the optional TSEG, optional ISA
Hole, or optional IGD stolen VGA memory.
2.2.2.1 ISA Hole (15 MB – 16 MB)
This register moved to the processor. As such, the processor performs the necessary
decode and routes the request appropriately. Specifically, if no hole is created, the
processor will route the request to DRAM (HOM channel). If a hole is created, the
processor will route the request on NCS/NCB, since the request does not target DRAM.
Graphics translated requests to the range will always route to DRAM.
Figure 2-3. Main Memory Address Range
Main Memory
ISA Hole (optional)
DOS Compatibility Memory
0h
FLASH
FFFF_FFFFh
00F0_0000h 15 MB
16 MB
0100_0000h
0 MB
TOLUD
APIC
Main Memory
0010_0000h 1 MB
IGD
Intel TXT
PCI Memory Range
4 GB Max
Contains:
Dev 0, 1, 2, 6 BARS
and PCH/PCI ranges
TSEG
IGGTT
DPR
TSEG_BASE
Page view 20
1 2 ... 16 17 18 19 20 21 22 23 24 25 26 ... 359 360

Comments to this Manuals

No comments