Intel B940 Datasheet Page 123

  • Download
  • Add to my manuals
  • Print
  • Page
    / 360
  • Table of contents
  • BOOKMARKS
  • Rated. / 5. Based on customer reviews
Page view 122
Datasheet, Volume 2 123
Processor Configuration Registers
2.10.12 IOBASE1—I/O Base Address Register
This register controls the processor to PCI Express-G I/O access routing based on the
following formula:
IO_BASE address IO_LIMIT
Only the upper 4 bits are programmable. For the purpose of address decode, address
bits A[11:0] are treated as 0. Thus, the bottom of the defined I/O address range will be
aligned to a 4 KB boundary.
2.10.13 IOLIMIT1—I/O Limit Address Register
This register controls the processor to PCI Express-G I/O access routing based on the
following formula:
IO_BASE address IO_LIMIT
Only the upper 4 bits are programmable. For the purpose of address decode, address
bits A[11:0] are assumed to be FFFh. Thus, the top of the defined I/O address range
will be at the top of a 4 KB aligned address block.
B/D/F/Type: 0/1/0/PCI
Address Offset: 1Ch
Reset Value: F0h
Access: RW, RO
Bit Attr
Reset
Value
Description
7:4 RW Fh
I/O Address Base (IOBASE)
This field corresponds to A[15:12] of the I/O addresses passed by bridge 1 to
PCI Express-G. BIOS must not set this register to 00h; otherwise,
0CF8h/0CFCh accesses will be forwarded to the PCI Express hierarchy
associated with this device.
3:0 RO 0h Reserved
B/D/F/Type: 0/1/0/PCI
Address Offset: 1Dh
Reset Value: 00h
Access: RW, RO
Bit Attr
Reset
Value
Description
7:4 RW 0h
I/O Address Limit (IOLIMIT)
This field corresponds to A[15:12] of the I/O address limit of device 1.
Devices between this upper limit and IOBASE1 will be passed to the PCI
Express hierarchy associated with this device.
3:0 RO 0h Reserved
Page view 122
1 2 ... 118 119 120 121 122 123 124 125 126 127 128 ... 359 360

Comments to this Manuals

No comments