Intel B940 Datasheet Page 86

  • Download
  • Add to my manuals
  • Print
  • Page
    / 360
  • Table of contents
  • BOOKMARKS
  • Rated. / 5. Based on customer reviews
Page view 85
Processor Configuration Registers
86 Datasheet, Volume 2
2.8.22 C1DRB0—Channel 1 DRAM Rank Boundary Address 0
Register
The operation of this register is detailed in the description for register C0DRB0.
2.8.23 C1DRB1—Channel 1 DRAM Rank Boundary Address 1
Register
The operation of this register is detailed in the description for register C0DRB0.
2.8.24 C1DRB2—Channel 1 DRAM Rank Boundary Address 2
Register
The operation of this register is detailed in the description for register C0DRB0.
B/D/F/Type: 0/0/0/MCHBAR
Address Offset: 600–601h
Reset Value: 0000h
Access: RW-L, RO
Bit Attr
Reset
Value
Description
15:10 RO 000000b Reserved
9:0 RW-L 000h
Channel 1 DRAM Rank Boundary Address 0 (C1DRBA0)
See C0DRB0 register description.
This register is locked by Memory pre-allocated for ME lock.
B/D/F/Type: 0/0/0/MCHBAR
Address Offset: 602–603h
Reset Value: 0000h
Access: RO, RW-L
Bit Attr
Reset
Value
Description
15:10 RO 000000b Reserved
9:0 RW-L 000h
Channel 1 DRAM Rank Boundary Address 1 (C1DRBA1)
See C0DRB1 register description.
This register is locked by Memory pre-allocated for ME lock.
B/D/F/Type: 0/0/0/MCHBAR
Address Offset: 604–605h
Reset Value: 0000h
Access: RW-L, RO
Bit Attr
Reset
Value
Description
15:10 RO 000000b Reserved
9:0 RW-L 000h
Channel 1 DRAM Rank Boundary Address 2 (C1DRBA2)
See C0DRB2 register description.
This register is locked by Memory pre-allocated for ME lock.
Page view 85
1 2 ... 81 82 83 84 85 86 87 88 89 90 91 ... 359 360

Comments to this Manuals

No comments