Intel B940 Datasheet Page 77

  • Download
  • Add to my manuals
  • Print
  • Page
    / 360
  • Table of contents
  • BOOKMARKS
  • Rated. / 5. Based on customer reviews
Page view 76
Datasheet, Volume 2 77
Processor Configuration Registers
2.8.12 C0CYCTRKWR—Channel 0 CYCTRK WR Register
2.8.13 C0CYCTRKRD—Channel 0 CYCTRK READ Register
B/D/F/Type: 0/0/0/MCHBAR
Address Offset: 256–257h
Reset Value: 0000h
Access: RW
Bit Attr
Reset
Value
Description
15:12 RW 0h
Activate To Write Delay (C0sd_cr_act_wr)
This field indicates the minimum allowed spacing (in DRAM clocks) between
the ACT and WRITE commands to the same rank-bank.
This value corresponds to the tRCD_wr parameter in the DDR3 specification.
11:8 RW 0h
Same Rank Write To Write Delay (C0sd_cr_wrsr_wr)
This field indicates the minimum allowed spacing (in DRAM clocks) between
two WRITE commands to the same rank.
7:4 RW 0h
Different Rank Write to Write Delay (C0sd_cr_wrdr_wr)
This field indicates the minimum allowed spacing (in DRAM clocks) between
two WRITE commands to different ranks.
This value corresponds to the tWR_WR parameter in the DDR3 specification.
3:0 RW 0h
Read To Write Delay (C0sd_cr_rd_wr)
This field indicates the minimum allowed spacing (in DRAM clocks) between
the READ and WRITE commands.
This value corresponds to the tRD_WR parameter.
B/D/F/Type: 0/0/0/MCHBAR
Address Offset: 258–25Ah
Reset Value: 000000h
Access: RO, RW
Bit Attr
Reset
Value
Description
23:21 RO 000b Reserved
20:17 RW 0h
Minimum Activate To Read Delay (C0sd_cr_act_rd)
This field indicates the minimum allowed spacing (in DRAM clocks) between
the ACT and READ commands to the same rank-bank.
This value corresponds to tRCD_rd parameter in the DDR3 specification.
16:12 RW 00h
Same Rank Write To Read Delayed (C0sd_cr_wrsr_rd)
This field indicates the minimum allowed spacing (in DRAM clocks) between
the WRITE and READ commands to the same rank.
This value corresponds to the tWTR parameter in the DDR3 specification.
11:8 RW 0h
Different Ranks Write To Read Delayed (C0sd_cr_wrdr_rd)
This field indicates the minimum allowed spacing (in DRAM clocks) between
the WRITE and READ commands to different ranks.
This value corresponds to the tWR_RD parameter in the DDR3 specification.
7:4 RW 0h
Same Rank Read To Read Delayed (C0sd_cr_rdsr_rd)
This field indicates the minimum allowed spacing (in DRAM clocks) between
two READ commands to the same rank.
3:0 RW 0h
Different Ranks Read To Read Delayed (C0sd_cr_rddr_rd)
This field indicates the minimum allowed spacing (in DRAM clocks) between
two READ commands to different ranks.
This value corresponds to the tRD_RD parameter.
Page view 76
1 2 ... 72 73 74 75 76 77 78 79 80 81 82 ... 359 360

Comments to this Manuals

No comments