Intel B940 Datasheet Page 74

  • Download
  • Add to my manuals
  • Print
  • Page
    / 360
  • Table of contents
  • BOOKMARKS
  • Rated. / 5. Based on customer reviews
Page view 73
Processor Configuration Registers
74 Datasheet, Volume 2
2.8.8 C0DRA23—Channel 0 DRAM Rank 2,3 Attribute Register
See C0DRA01 register description for programming details.
2.8.9 C0WRDATACTRL—Channel 0 Write Data Control Register
Channel 0 WR Data Control Registers.
B/D/F/Type: 0/0/0/MCHBAR
Address Offset: 20A–20Bh
Reset Value: 0000h
Access: RW-L
Bit Attr
Reset
Value
Description
15:8 RW-L 00h
Channel 0 DRAM Rank-3 Attributes (C0DRA3)
This register defines DRAM page size/number-of-banks for rank 3 for given
channel.
This register is locked by Memory pre-allocated for ME lock.
7:0 RW-L 00h
Channel 0 DRAM Rank-2 Attributes (C0DRA2)
This register defines DRAM page size/number-of-banks for rank2 for given
channel.
This register is locked by Memory Pre-allocated for graphics lock.
B/D/F/Type: 0/0/0/MCHBAR
Address Offset: 24D–24Fh
Reset Value: 004111h
Access: RW
BIOS Optimal Reset Value 00h
Bit Attr
Reset
Value
Description
23:16 RW 00h Reserved
15 RW 0b Reserved
14:0 RW 4110h Reserved
Page view 73
1 2 ... 69 70 71 72 73 74 75 76 77 78 79 ... 359 360

Comments to this Manuals

No comments