Intel B940 Datasheet Page 186

  • Download
  • Add to my manuals
  • Print
  • Page
    / 360
  • Table of contents
  • BOOKMARKS
  • Rated. / 5. Based on customer reviews
Page view 185
Processor Configuration Registers
186 Datasheet, Volume 2
2.15.1 VER_REG—Version Register
This register reports the architecture version supported. Backward compatibility for the
architecture is maintained with new revision numbers, allowing software to load DMA-
remapping drivers written for prior architecture versions.
200–20Fh FRCD_REG
Fault Recording 0000_0000_0000
_0000_0000_000
0_0000_0000h
RW1C-S,
RO-V-S, RO
F00–F03h VTCMPLRESR VT Completion Resource Dedication 0006_0000h RW-L, RO
F04–F07h VTFTCHARBCTL VC0/VCp VTd Fetch Arbiter Control 0000_FFFFh RW-L
F08–F0Bh
PEGVTCM-
PLRESR
PEG VT Completion Resource Dedication
2000_4000h RW-L, RO
FFC–FFFh VTPOLICY DMA Remap Engine Policy Control 0000_0000h RW-L
Table 2-11. MMI and PEG VC0/VCp Remap Register Address Map (Sheet 2 of 2)
Address
Offset
Register
Symbol
Register Name Reset Value Access
B/D/F/Type: 0/0/0/VC0PREMAP
Address Offset: 0–3h
Reset Value: 0000_0010h
Access: RO
Bit Attr
Reset
Value
Description
31:8 RO 000000h Reserved
7:4 RO 1h Major Version number (MAX)
Indicates supported architecture version.
3:0 RO 0h Minor Version number (MIN)
Indicates supported architecture minor version.
Page view 185
1 2 ... 181 182 183 184 185 186 187 188 189 190 191 ... 359 360

Comments to this Manuals

No comments