Intel B940 Datasheet Page 140

  • Download
  • Add to my manuals
  • Print
  • Page
    / 360
  • Table of contents
  • BOOKMARKS
  • Rated. / 5. Based on customer reviews
Page view 139
Processor Configuration Registers
140 Datasheet, Volume 2
2.10.37 DCTL—Device Control Register
This register provides control for PCI Express device specific capabilities.
The error reporting enable bits are in reference to errors detected by this device, not
error messages received across the link. The reporting of error messages (ERR_CORR,
ERR_NONFATAL, ERR_FATAL) received by Root Port is controlled exclusively by Root
Port Command Register.
B/D/F/Type: 0/1/0/PCI
Address Offset: A8–A9h
Reset Value: 0000h
Access: RO, RW
Bit Attr
Reset
Value
Description
15 RO 0h Reserved
14:12 RO 000b Reserved for Max Read Request Size (MRRS)
11 RO 0b Reserved for Enable No Snoop
10 RO 0b Reserved: Reserved for Auxiliary (AUX) PM Enable
9RO 0bReserved: Reserved for Phantom Functions Enable
8RO 0bReserved: Reserved for Extended Tag Field Enable
7:5 RW 000b
Max Payload Size (MPS)
000 = 128B max supported payload for Transaction Layer Packets (TLP). As
a receiver, the Device must handle TLPs as large as the set value; as
transmitter, the Device must not generate TLPs exceeding the set
value.
All other encodings are reserved.
Hardware will actually ignore this field. It is writeable only to support
compliance testing.
4RO 0bReserved for Enable Relaxed Ordering
3RW 0b
Unsupported Request Reporting Enable (URRE)
When set, this bit allows signaling ERR_NONFATAL, ERR_FATAL, or
ERR_CORR to the Root Control register when detecting an unmasked
Unsupported Request (UR). An ERR_CORR is signaled when an unmasked
Advisory Non-Fatal UR is received. An ERR_FATAL or ERR_NONFATAL is sent
to the Root Control register when an uncorrectable non-Advisory UR is
received with the severity bit set in the Uncorrectable Error Severity register.
2RW 0b
Fatal Error Reporting Enable (FERE)
When set, this bit enables signaling of ERR_FATAL to the Root Control
register due to internally detected errors or error messages received across
the link. Other bits also control the full scope of related error reporting.
1RW 0b
Non-Fatal Error Reporting Enable (NERE)
When set, this bit enables signaling of ERR_NONFATAL to the Root Control
register due to internally detected errors or error messages received across
the link. Other bits also control the full scope of related error reporting.
0RW 0b
Correctable Error Reporting Enable (CERE)
When set, this bit enables signaling of ERR_CORR to the Root Control register
due to internally detected errors or error messages received across the link.
Other bits also control the full scope of related error reporting.
Page view 139
1 2 ... 135 136 137 138 139 140 141 142 143 144 145 ... 359 360

Comments to this Manuals

No comments