Intel B940 Datasheet Page 180

  • Download
  • Add to my manuals
  • Print
  • Page
    / 360
  • Table of contents
  • BOOKMARKS
  • Rated. / 5. Based on customer reviews
Page view 179
Processor Configuration Registers
180 Datasheet, Volume 2
2.13.11 GMADR—Graphics Memory Range Address Register
The IGD graphics memory base address is specified in this register.
Software must not change the value in MSAC[1:0] (offset 62h) after writing to the
GMADR register.
B/D/F/Type: 0/2/0/PCI
Address Offset: 18–1Fh
Reset Value: 0000_0000_0000_000Ch
Access: RO, RW-L, RW
Bit Attr
Reset
Value
Description
63:36 RW 0000000h
Memory Base Address (MBA2)
Memory Base Address (MBA): Set by the OS, these bits correspond to
address signals [63:36].
35:29 RW 0000000b
Memory Base Address (MBA)
Memory Base Address (MBA): Set by the OS, these bits correspond to
address signals [35:29].
28 RW-L 0b
512MB Address Mask (512ADMSK)
This bit is either part of the Memory Base Address (R/W) or part of the
Address Mask (RO), depending on the value of MSAC[2:1].
See MSAC (Dev2, Function 0, offset 62h) for details.
27 RW-L 0b
256 MB Address Mask (256ADMSK)
This bit is either part of the Memory Base Address (R/W) or part of the
Address Mask (RO), depending on the value of MSAC[2:1]. See MSAC
(Device 2, Function 0, offset 62h) for details.
26:4 RO 000000h
Address Mask (ADM)
Hardwired to 0s to indicate at least 128MB address range.
3RO 1b
Prefetchable Memory (PREFMEM)
Hardwired to 1 to enable prefetching.
2:1 RO 10b
Memory Type (MEMTYP)
00 = 32-bit address.
10 = 64-bit address
0RO 0b
Memory/IO Space (MIOS)
Hardwired to 0 to indicate memory space.
Page view 179
1 2 ... 175 176 177 178 179 180 181 182 183 184 185 ... 359 360

Comments to this Manuals

No comments