Intel B940 Datasheet Page 85

  • Download
  • Add to my manuals
  • Print
  • Page
    / 360
  • Table of contents
  • BOOKMARKS
  • Rated. / 5. Based on customer reviews
Page view 84
Datasheet, Volume 2 85
Processor Configuration Registers
2.8.21 C0RSTCTL—Channel 0 Reset Controls Register
This register contains all the reset controls for the DDR IO buffers.
18:16 RW-L 000b
Time Constant (TC)
000 = 2^28 Clocks
001 = 2^29 Clocks
010 = 2^30 Clocks
011 = 2^31 Clocks
Others = Reserved
15:8 RW-L 00h
Weighted Average Bandwidth Limit (WAB)
Average weighted bandwidth allowed per clock during bandwidth based
throttling. The processor does not allow any transactions to proceed on the
System Memory bus if the output of the filter equals or exceeds this value.
7:0 RW-L 00h
Weighted Average Thermal Limit (WAT)
Average weighted bandwidth allowed per clock during for thermal sensor
enabled throttling. The processor does not allow any transactions to proceed
on the System Memory bus if the output of the filter equals or exceeds this
value.
B/D/F/Type: 0/0/0/MCHBAR
Address Offset: 2B4–2B7h
Reset Value: 0000_0000h
Access: RO, RW-L-K, RW-L
Bit Attr
Reset
Value
Description
B/D/F/Type: 0/0/0/MCHBAR
Address Offset: 5D8h
Reset Value: 0Eh
Access: RW/P, RO
Bit Attr
Reset
Value
Description
7:1 RO 00h Reserved
0RW-S 0b
DRAM IO Buffers Activate (IOBUFACT)
This bit controls BOTH channels. This bit is cleared to 0 during reset and
remains inactive (even after reset de-asserts) until it is set to 1 by BIOS. If at
any time this bit is cleared, both channels' IO buffers will be put into their
reset state.
0 = All DDR IO buffers are put into reset state
1 = All DDR IO buffers are out of reset and in normal operation mode
Page view 84
1 2 ... 80 81 82 83 84 85 86 87 88 89 90 ... 359 360

Comments to this Manuals

No comments