Intel B940 Datasheet Page 122

  • Download
  • Add to my manuals
  • Print
  • Page
    / 360
  • Table of contents
  • BOOKMARKS
  • Rated. / 5. Based on customer reviews
Page view 121
Processor Configuration Registers
122 Datasheet, Volume 2
2.10.10 SBUSN1—Secondary Bus Number Register
This register identifies the bus number assigned to the second bus side of the "virtual"
bridge (that is, to PCI Express-G). This number is programmed by the PCI configuration
software to allow mapping of configuration cycles to PCI Express-G.
2.10.11 SUBUSN1—Subordinate Bus Number Register
This register identifies the subordinate bus (if any) that resides at the level below PCI
Express-G. This number is programmed by the PCI configuration software to allow
mapping of configuration cycles to PCI Express-G.
B/D/F/Type: 0/1/0/PCI
Address Offset: 19h
Reset Value: 00h
Access: RW
Bit Attr
Reset
Value
Description
7:0 RW 00h
Secondary Bus Number (BUSN)
This field is programmed by configuration software with the bus number
assigned to PCI Express* G.
B/D/F/Type: 0/1/0/PCI
Address Offset: 1Ah
Reset Value: 00h
Access: RW
Bit Attr
Reset
Value
Description
7:0 RW 00h
Subordinate Bus Number (BUSN)
This register is programmed by configuration software with the number of
the highest subordinate bus that lies behind the device 1 bridge. When only a
single PCI device resides on the PCI Express-G segment, this register will
contain the same value as the SBUSN1 register.
Page view 121
1 2 ... 117 118 119 120 121 122 123 124 125 126 127 ... 359 360

Comments to this Manuals

No comments