Intel ARCHITECTURE IA-32 User Manual Page 509

  • Download
  • Add to my manuals
  • Print
  • Page
    / 568
  • Table of contents
  • BOOKMARKS
  • Rated. / 5. Based on customer reviews
Page view 508
Using Performance Monitoring Events B
B-55
Characterization Metrics x87 Input Assists
x87 Output Assists
Machine Clear Count
Memory Order Machine Clear
Self-Modifying Code Clear
Scalar DP Retired
Scalar SP Retired
Packed DP Retired
Packed SP Retired
128-bit MMX Instructions Retired
64-bit MMX Instructions Retired
x87 Instructions Retired
Stalled Cycles of Store Buffer Resources
Stalls of Store Buffer Resources
1
Parallel counting is not supported due to ESCR restrictions.
Table B-7 Metrics That Are Independent of Logical Processors
General Metrics Non-Sleep Clockticks
TC and Front End Metrics Page Walk Miss ITLB
Memory Metrics Page Walk DTLB All Misses
All WCB Evictions
WCB Full Evictions
Bus Metrics Bus Data Ready from the Processor
Characterization Metrics SSE Input Assists
Table B-6 Metrics That Support Qualification by Logical Processor and
Parallel Counting (continued)
Page view 508
1 2 ... 504 505 506 507 508 509 510 511 512 513 514 ... 567 568

Comments to this Manuals

No comments