Intel ARCHITECTURE IA-32 User Manual Page 36

  • Download
  • Add to my manuals
  • Print
  • Page
    / 568
  • Table of contents
  • BOOKMARKS
  • Rated. / 5. Based on customer reviews
Page view 35
IA-32 Intel® Architecture Optimization
1-8
Intel NetBurst
®
Microarchitecture
The Pentium 4 processor, Pentium 4 processor Extreme Edition
supporting Hyper-Threading Technology, Pentium D processor,
Pentium processor Extreme Edition and the Intel Xeon processor
implement the Intel NetBurst microarchitecture.
This section describes the features of the Intel NetBurst
microarchitecture and its operation common to the above processors. It
provides the technical background required to understand optimization
recommendations and the coding rules discussed in the rest of this
manual. For implementation details, including instruction latencies, see
Appendix C, “IA-32 Instruction Latency and Throughput.”
Intel NetBurst microarchitecture is designed to achieve high
performance for integer and floating-point computations at high clock
rates. It supports the following features:
hyper-pipelined technology that enables high clock rates
a high-performance, quad-pumped bus interface to the Intel
NetBurst microarchitecture system bus
a rapid execution engine to reduce the latency of basic integer
instructions
out-of-order speculative execution to enable parallelism
superscalar issue to enable parallelism
hardware register renaming to avoid register name space limitations
cache line sizes of 64 bytes
hardware prefetch
Design Goals of Intel NetBurst Microarchitecture
The design goals of Intel NetBurst microarchitecture are:
to execute legacy IA-32 applications and applications based on
single-instruction, multiple-data (SIMD) technology at high
throughput
Page view 35
1 2 ... 31 32 33 34 35 36 37 38 39 40 41 ... 567 568

Comments to this Manuals

No comments