Intel S5500HCVR Datasheet Page 147

  • Download
  • Add to my manuals
  • Print
  • Page
    / 192
  • Table of contents
  • BOOKMARKS
  • Rated. / 5. Based on customer reviews
Page view 146
Intel® Server Board S5520HC / S5500HCV TPS Design and Environmental Specifications
Revision 1.2
Intel order number E39529-009
133
9.4.6 Capacitive Loading
The power supply should be stable and meet all requirements within the following capacitive
loading range.
Table 76. Capacitive Loading Conditions
Output Minimum Maximum Units
+3.3V 250 6800
F
+5V 400 4700
F
+12V1, +12V2, +12V3, +12V4 500 each 11,000
F
-12V 1 350
F
+5VSB 20 350
F
9.4.7 Ripple / Noise
The maximum allowed ripple/noise output of the power supply is defined in the following table.
This is measured over a bandwidth of 0 Hz to 20 MHz at the power supply output connectors. A
10 F tantalum capacitor in parallel with a 0.1 F ceramic capacitor are placed at the point of
measurement.
Table 77. Ripple and Noise
+3.3V +5V +12V1, +12V2, +12V3, +12V4 -12V +5 VSB
50 mVp-p 50 mVp-p 120 mVp-p 120 mVp-p 50 mVp-p
9.4.8 Timing Requirements
The following are the timing requirements for the power supply operation. The output voltages
must rise from 10% to within regulation limits (T
vout_rise
) within 5 ms to 70 ms. 5 VSB is allowed to
rise from 1.0 ms to 25 ms. +3.3 V, +5 V, and +12 V output voltages should start to rise
approximately at the same time. All outputs must rise monotonically. Each output voltage should
reach regulation within 50 ms (T
vout_on
) of each other during turn on of the power supply. Each
output voltage should fall out of regulation within 400 msec (T
vout_off
) of each other during turn
off.
The following tables and diagrams show the timing requirements for the power supply being
turned on and off via the AC input with PSON held low, and the PSON signal with the AC input
applied.
Page view 146
1 2 ... 142 143 144 145 146 147 148 149 150 151 152 ... 191 192

Comments to this Manuals

No comments