Intel PXA26X User Manual Page 250

  • Download
  • Add to my manuals
  • Print
  • Page
    / 624
  • Table of contents
  • BOOKMARKS
  • Rated. / 5. Based on customer reviews
Page view 249
6-60 Intel® PXA26x Processor Family Developer’s Manual
Memory Controller
00101 5 7 13 14 20 21
00110 6 8 15 16 23 24
00111 7 9 17 18 26 27
01000 8 10 19 20 29 30
01001 9 11 21 22 32 33
01010 10 12 23 24 35 36
01011 11 13 25 26 38 39
01100 12 14 27 28 41 42
01101 13 15 29 30 44 45
01110 14 16 31 32 47 48
01111 15 17 33 34 50 51
10000 16 18 35 36 53 54
10001 17 19 37 38 56 57
10010 18 20 39 40 59 60
10011 19 21 41 42 62 63
10100 20 22 43 44 65 66
10101 21 23 45 46 68 69
10110 22 24 47 48 71 72
10111 23 25 49 50 74 75
11000 24 26 51 52 77 78
11001 25 27 53 54 80 81
11010 26 28 55 56 83 84
11011 27 29 57 58 86 87
11100 28 30 59 60 89 90
11101 29 31 61 62 92 93
11110 30 32 63 64 95 96
11111 31 33 65 66 98 99
Table 6-30. Card Interface Command Assertion Code Table
MCMEMx_ASST
MCATTx_ASST
MCIOx_ASST
x_ASST_WAIT
x_ASST_HOLD
x_ASST_WAIT +
x_ASST_HOLD
(nPIOW asserted) (nPIOR asserted) (nPIOW asserted) (nPIOR asserted)
Programmed
Bit Value
Code
decimal
value
# MEMCLKs
(minimum)
to wait before
checking for
nPWAIT=’1’
# MEMCLKs
(minimum)
to assert
command
(nPIOW) after
nPWAIT=’1’
# MEMCLKs
(minimum)
to assert
command
(nPIOR) after
nPWAIT=’1’
# MEMCLKs
(minimum)
command
assertion time
# MEMCLKs
(minimum)
command
assertion time
(Code) (Code) (Code + 2) (2*Code + 3) (2*Code + 4) (3*Code + 5) (3*Code + 6)
Page view 249
1 2 ... 245 246 247 248 249 250 251 252 253 254 255 ... 623 624

Comments to this Manuals

No comments