Intel CM8063701450500 Datasheet Page 1

Browse online or download Datasheet for Processors Intel CM8063701450500. Intel Pentium G2030 User Manual

  • Download
  • Add to my manuals
  • Print
  • Page
    / 112
  • Table of contents
  • BOOKMARKS
  • Rated. / 5. Based on customer reviews
Page view 0
Document Number: 326764-006
Desktop 3rd Generation Intel
®
Core™ Processor Family, Desktop
Intel
®
Pentium
®
Processor Family,
and Desktop Intel
®
Celeron
®
Processor Family
Datasheet – Volume 1 of 2
June 2013
Page view 0
1 2 3 4 5 6 ... 111 112

Summary of Contents

Page 1 - Datasheet – Volume 1 of 2

Document Number: 326764-006 Desktop 3rd Generation Intel® Core™ Processor Family, Desktop Intel® Pentium® Processor Family, and Desktop Intel® Celeron

Page 2

Introduction 28 Datasheet, Volume 1Figure 1-1. Desktop Processor PlatformIntel®Flexible Display InterfaceDMI2 x4Discrete Graphics (PEG)Analog CRTGigab

Page 3 - Contents

Processor Land and Signal Information 100 Datasheet, Volume 1SB_MA[10] AN23 DDR3 OSB_MA[11] AU17 DDR3 OSB_MA[12] AT18 DDR3 OSB_MA[13] AR26 DDR3 OSB_MA

Page 4 - Datasheet, Volume 1

Datasheet, Volume 1 101Processor Land and Signal Information VCC F18 PWRVCC F19 PWRVCC F21 PWRVCC F22 PWRVCC F24 PWRVCC F25 PWRVCC F27 PWRVCC F28 PWRV

Page 5 - Datasheet, Volume 1 5

Processor Land and Signal Information 102 Datasheet, Volume 1VCCAXG AB36 PWRVCCAXG AB37 PWRVCCAXG AB38 PWRVCCAXG AB39 PWRVCCAXG AB40 PWRVCCAXG AC33 PW

Page 6

Datasheet, Volume 1 103Processor Land and Signal Information VCCSA J10 PWRVCCSA K10 PWRVCCSA K11 PWRVCCSA L11 PWRVCCSA L12 PWRVCCSA M10 PWRVCCSA M11 P

Page 7 - Datasheet, Volume 1 7

Processor Land and Signal Information 104 Datasheet, Volume 1VSS AK28 GNDVSS AK31 GNDVSS AK32 GNDVSS AK33 GNDVSS AK34 GNDVSS AK35 GNDVSS AK36 GNDVSS A

Page 8 - Revision History

Datasheet, Volume 1 105Processor Land and Signal Information VSS AT28 GNDVSS AT29 GNDVSS AT3 GNDVSS AT30 GNDVSS AT31 GNDVSS AT32 GNDVSS AT33 GNDVSS AT

Page 9 - 1 Introduction

Processor Land and Signal Information106 Datasheet, Volume 1VSS F10 GNDVSS F13 GNDVSS F14 GNDVSS F17 GNDVSS F2 GNDVSS F20 GNDVSS F23 GNDVSS F26 GNDVSS

Page 10 - Processor

Datasheet, Volume 1 107Processor Land and Signal Information § §VSS R39 GNDVSS R8 GNDVSS T1 GNDVSS T5 GNDVSS T6 GNDVSS U8 GNDVSS V1 GNDVSS V2 GNDVSS V

Page 11 - 1.2 Interfaces

Processor Land and Signal Information 108 Datasheet, Volume 1

Page 12 - 1.2.2 PCI Express*

Datasheet, Volume 1 109DDR Data Swizzling 9 DDR Data SwizzlingTo achieve better memory performance and timing, Intel Design performed DDR Data pin swi

Page 13 - Introduction

Datasheet, Volume 1 29Introduction 1.1 Processor Feature Details• Four or two execution cores• A 32-KB instruction and 32-KB data first-level cache (L

Page 14 - 1.2.5 Processor Graphics

DDR Data Swizzling110 Datasheet, Volume 1Table 9-1. DDR Data Swizzling Table – Channel ALand Name Land # MC Land NameSA_DQ[0] AJ3 DQ06SA_DQ[1] AJ4 DQ0

Page 15 - 1.3 Power Management Support

DDR Data SwizzlingDatasheet, Volume 1 111§ §Table 9-2. DDR Data Swizzling table – Channel BLand Name Land # MC Land NameSB_DQ[0] AG7 DQ04SB_DQ[1] AG8

Page 16 - 1.4 Processor SKU Definitions

DDR Data Swizzling 112 Datasheet, Volume 1

Page 17 - 1.5 Package

Introduction 30 Datasheet, Volume 1• Support memory configurations that mix DDR3 DIMMs/DRAMs with DDR3L DIMMs/DRAMs running at 1.5 V• The type of the

Page 18 - 1.6 Processor Compatibility

Datasheet, Volume 1 31Introduction to transmit data across this interface. This also does not account for packet overhead and link maintenance.• Maxim

Page 19 - 1.7 Terminology

Introduction 32 Datasheet, Volume 11.2.3 Direct Media Interface (DMI)• DMI 2.0 support• Four lanes in each direction• 5 GT/s point-to-point DMI interf

Page 20

Datasheet, Volume 1 33Introduction — Playback of Blu-ray disc S3D content using HDMI (V.1.4 with 3D)• DirectX* Video Acceleration (DXVA) support for a

Page 21

Introduction 34 Datasheet, Volume 11.3.4 PCI Express*• L0s and L1 ASPM power management capability1.3.5 Direct Media Interface (DMI)• L0s and L1 ASPM

Page 22 - 1.8 Related Documents

Datasheet, Volume 1 35Introduction 1.5 PackageThe processor socket type is noted as LGA 1155. The package is a 37.5 x 37.5 mm Flip Chip Land Grid Arra

Page 23 - 2 Interfaces

Introduction 36 Datasheet, Volume 11.6 Processor Compatibility The Desktop 3rd Generation Intel® Core™ processor family, Desktop Intel® Pentium® proce

Page 24

Datasheet, Volume 1 37Introduction 1.7 TerminologyTable 1-2. Terminology (Sheet 1 of 3)Term DescriptionACPI Advanced Configuration and Power Interfac

Page 25 - Flex Memory Technology Mode

2Datasheet, Volume 1INFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH INTEL PRODUCTS. NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERW

Page 26 - 26 Datasheet, Volume 1

Introduction 38 Datasheet, Volume 1Intel® VT-dIntel® Virtualization Technology (Intel® VT) for Directed I/O. Intel VT-d is a hardware assist, under s

Page 27 - 2.1.5.2 Command Overlap

Datasheet, Volume 1 39Introduction Storage ConditionsA non-operational state. The processor may be installed in a platform, in a tray, or loose. Proce

Page 28 - 2.2 PCI Express* Interface

Introduction 40 Datasheet, Volume 11.8 Related DocumentsNote: Contact your Intel representative for the latest revision of this item.§ §Table 1-3. Rel

Page 29 - 2.2.1.3 Physical Layer

Datasheet, Volume 1 23Interfaces 2 InterfacesThis chapter describes the interfaces supported by the processor. 2.1 System Memory Interface2.1.1 System

Page 30 - 30 Datasheet, Volume 1

Interfaces 24 Datasheet, Volume 1Note:1. DIMM module support is based on availability and is subject to change.Note:1. System memory configurations ar

Page 31 - 2.2.3 PCI Express* Port

Datasheet, Volume 1 25Interfaces Note:1. System memory timing support is based on availability and is subject to change.2.1.3 System Memory Organizati

Page 32 - 2.3.3 DMI Link Down

Interfaces 26 Datasheet, Volume 12.1.3.2.1 Dual-Channel Symmetric ModeDual-Channel Symmetric mode, also known as interleaved mode, provides maximum pe

Page 33 - Datasheet, Volume 1 33

Datasheet, Volume 1 27Interfaces 2.1.5 Technology Enhancements of Intel® Fast Memory Access (Intel® FMA)The following sections describe the Just-in-Ti

Page 34 - 2.4.1.3 Video Engine

Interfaces 28 Datasheet, Volume 12.2 PCI Express* InterfaceThis section describes the PCI Express interface capabilities of the processor. See the PCI

Page 35 - 2.4.1.4 2D Engine

Datasheet, Volume 1 29Interfaces 2.2.1.1 Transaction LayerThe upper layer of the PCI Express architecture is the Transaction Layer. The Transaction La

Page 36 - 2.4.2.1 Display Planes

Datasheet, Volume 1 3 Contents1Introduction...

Page 37 - 2.4.2.3 Display Ports

Interfaces 30 Datasheet, Volume 12.2.2 PCI Express* Configuration MechanismThe PCI Express (external graphics) link is mapped through a PCI-to-PCI bri

Page 38 - 2.6 Interface Clocking

Datasheet, Volume 1 31Interfaces 2.2.3 PCI Express* PortThe PCI Express interface on the processor is a single, 16-lane (x16) port that can also be co

Page 39 - 3 Technologies

Interfaces 32 Datasheet, Volume 12.3 Direct Media Interface (DMI)Direct Media Interface (DMI) connects the processor and the PCH. Next generation DMI

Page 40 - 40 Datasheet, Volume 1

Datasheet, Volume 1 33Interfaces 2.4 Processor Graphics Controller (GT)New Graphics Engine Architecture includes 3D compute elements, Multi-format har

Page 41 - Datasheet, Volume 1 41

Interfaces 34 Datasheet, Volume 12.4.1.2 3D Pipeline2.4.1.2.1 Vertex Fetch (VF) StageThe VF stage executes 3DPRIMITIVE commands. Some enhancements hav

Page 42 - 42 Datasheet, Volume 1

Datasheet, Volume 1 35Interfaces 2.4.1.4 2D EngineThe Display Engine fetches the raw data from the memory, puts the data into a stream, converts the d

Page 43 - Turbo Boost Technology

Interfaces 36 Datasheet, Volume 12.4.2 Processor Graphics DisplayThe Processor Graphics controller display pipe can be broken down into three componen

Page 44 - 3.5 Intel

Datasheet, Volume 1 37Interfaces 2.4.2.2 Display PipesThe display pipe blends and synchronizes pixel data received from one or more display planes and

Page 45 - 64 Architecture x2APIC

Interfaces 38 Datasheet, Volume 12.5 Platform Environment Control Interface (PECI)The PECI is a one-wire interface that provides a communication chann

Page 46 - 46 Datasheet, Volume 1

Datasheet, Volume 1 39Technologies 3 TechnologiesThis chapter provides a high-level description of Intel technologies implemented in the processor.The

Page 47 - 4 Power Management

4Datasheet, Volume 12.4.1 3D and Video Engines for Graphics Processing ...332.4.1.1 3D Engine Execution Unit

Page 48 - (ACPI) States Supported

Technologies 40 Datasheet, Volume 13.1.2 Intel® Virtualization Technology (Intel® VT) for IA-32, Intel® 64 and Intel® Architecture (Intel® VT-x) Feat

Page 49

Datasheet, Volume 1 41Technologies 3.1.4 Intel® Virtualization Technology (Intel® VT) for Directed I/O (Intel® VT-d) FeaturesThe processor supports th

Page 50 - 4.2.2 Low-Power Idle States

Technologies 42 Datasheet, Volume 13.2 Intel® Trusted Execution Technology (Intel® TXT)Intel Trusted Execution Technology (Intel TXT) defines platform

Page 51 - C1 C1E C6C3

Datasheet, Volume 1 43Technologies 3.4 Intel® Turbo Boost TechnologyIntel® Turbo Boost Technology is a feature that allows the processor core to oppor

Page 52 - 4.2.4.1 Core C0 State

Technologies 44 Datasheet, Volume 13.5 Intel® Advanced Vector Extensions (Intel® AVX)Intel Advanced Vector Extensions (Intel AVX) is the latest expans

Page 53 - 4.2.4.5 C-State Auto-Demotion

Datasheet, Volume 1 45Technologies 3.6.3 RDRAND InstructionThe processor introduces a software visible random number generation mechanism supported by

Page 54 - 4.2.5 Package C-States

Technologies 46 Datasheet, Volume 1• More efficient MSR interface to access APIC registers.— To enhance inter-processor and self directed interrupt de

Page 55 - 4.2.5.2 Package C1/C1E

Datasheet, Volume 1 47Power Management 4 Power ManagementThis chapter provides information on the following power management topics: • Advanced Config

Page 56 - Management

Power Management 48 Datasheet, Volume 14.1 Advanced Configuration and Power Interface (ACPI) States SupportedThe ACPI states supported by the processo

Page 57 - Power Management

Datasheet, Volume 1 49Power Management 4.1.4 PCI Express* Link States4.1.5 Direct Media Interface (DMI) States4.1.6 Processor Graphics Controller Stat

Page 58 - 58 Datasheet, Volume 1

Datasheet, Volume 1 5 4.2.4 Core C-states ...524.2.4.1 Core C0 St

Page 59 - Datasheet, Volume 1 59

Power Management 50 Datasheet, Volume 14.2 Processor Core Power ManagementWhile executing code, Enhanced Intel SpeedStep Technology optimizes the proc

Page 60 - 4.6 Graphics Power Management

Datasheet, Volume 1 51Power Management Entry and exit of the C-States at the thread and core level are shown in Figure 4-3.While individual threads ca

Page 61 - Graphics Dynamic Frequency

Power Management 52 Datasheet, Volume 14.2.3 Requesting Low-Power Idle StatesThe primary software interfaces for requesting low power idle states are

Page 62 - 62 Datasheet, Volume 1

Datasheet, Volume 1 53Power Management 4.2.4.2 Core C1 / C1E StateC1/C1E is a low power state entered when all threads within a core execute a HLT or

Page 63 - 5 Thermal Management

Power Management 54 Datasheet, Volume 14.2.5 Package C-StatesThe processor supports C0, C1/C1E, C3, and C6 power states. The following is a summary of

Page 64 - 64 Datasheet, Volume 1

Datasheet, Volume 1 55Power Management 4.2.5.1 Package C0Package C0 is the normal operating state for the processor. The processor remains in the norm

Page 65 - 6 Signal Description

Power Management 56 Datasheet, Volume 14.2.5.3 Package C3 StateA processor enters the package C3 low power state when:• At least one core is in the C3

Page 66

Datasheet, Volume 1 57Power Management 4.3.2 DRAM Power Management and InitializationThe processor implements extensive support for power management o

Page 67

Power Management 58 Datasheet, Volume 1It is important to understand that since the power down decision is per rank, the MC can find a lot of opportun

Page 68

Datasheet, Volume 1 59Power Management The target behavior is to enter self-refresh for the package C3 and C6 states as long as there are no memory re

Page 69 - FDI) Interface

6Datasheet, Volume 17.7 Signal Groups ...807.8 Test A

Page 70

Power Management 60 Datasheet, Volume 14.4 PCI Express* Power Management• Active power management support using L0s and L1 states.• All inputs and out

Page 71

Datasheet, Volume 1 61Power Management 4.6.4 Intel® Smart 2D Display Technology (Intel® S2DDT)Intel S2DDT reduces display refresh memory traffic by re

Page 72 - 6.10 Power Sequencing Signals

Power Management 62 Datasheet, Volume 1

Page 73 - 6.12 Sense Signals

Datasheet, Volume 1 63Thermal Management 5 Thermal ManagementFor thermal specifications and design guidelines refer to the Desktop 3rd Generation Inte

Page 74

Thermal Management 64 Datasheet, Volume 1

Page 75 - 7 Electrical Specifications

Datasheet, Volume 1 65Signal Description 6 Signal DescriptionThis chapter describes the processor signals. They are arranged in functional groups acco

Page 76 - Voltage Identification (VID)

Signal Description 66 Datasheet, Volume 16.1 System Memory Interface SignalsTable 6-2. Memory Channel A Signals Signal Name Description Direction/Buff

Page 77

Datasheet, Volume 1 67Signal Description 6.2 Memory Reference and Compensation SignalsTable 6-3. Memory Channel B Signals Signal Name Description Dire

Page 78

Signal Description 68 Datasheet, Volume 16.3 Reset and Miscellaneous SignalsNote:1. PCIe* bifurcation support varies with the processor and PCH SKUs u

Page 79

Datasheet, Volume 1 69Signal Description 6.4 PCI Express*-based Interface SignalsNote:1. PE_TX[3:0]/PE_TX#[3:0] and PE_RX[3:0]/PE_RX#[3:0] signals are

Page 80 - 7.5 System Agent (SA) V

Datasheet, Volume 1 7 6-2 Memory Channel A Signals ...666-3 Memory

Page 81

Signal Description 70 Datasheet, Volume 16.6 Direct Media Interface (DMI) Signals6.7 Phase Lock Loop (PLL) Signals6.8 Test Access Points (TAP) Signals

Page 82

Datasheet, Volume 1 71Signal Description 6.9 Error and Thermal Protection SignalsTable 6-11. Error and Thermal Protection Signals Signal Name Descript

Page 83

Signal Description 72 Datasheet, Volume 16.10 Power Sequencing SignalsTable 6-12. Power Sequencing Signals Signal Name Description Direction/Buffer Ty

Page 84 - 7.10 DC Specifications

Datasheet, Volume 1 73Signal Description 6.11 Processor Power SignalsNote:1. The VCCSA_VID can toggle at most once in 500 uS; The slew rate of VCCSA_V

Page 85 - (Sheet 2 of 2)

Signal Description 74 Datasheet, Volume 16.13 Ground and Non-Critical to Function (NCTF) Signals6.14 Processor Internal Pull-Up / Pull-Down Resistors§

Page 86 - Specifications

Datasheet, Volume 1 75Electrical Specifications 7 Electrical Specifications7.1 Power and Ground LandsThe processor has VCC, VDDQ, VCCPLL, VCCSA, VCCAX

Page 87

Electrical Specifications 76 Datasheet, Volume 17.3 Processor Clocking (BCLK[0], BCLK#[0])The processor uses a differential clock to generate the proc

Page 88

Datasheet, Volume 1 77Electrical Specifications Table 7-1. VR 12.0 Voltage Identification Definition (Sheet 1 of 3)VID7VID6VID5VID4VID3VID2VID1VID0HE

Page 89

Electrical Specifications 78 Datasheet, Volume 1001011102E0.47500 1 0 1 0 1 1 1 0 A E 1.11500001011112F0.48000 1 0 1 0 1 1 1 1 A F 1.1200000110000300.

Page 90 - DC Specifications

Datasheet, Volume 1 79Electrical Specifications 0 1 0 1 1 1 0 1 5 D 0.71000 1 1 0 1 1 1 0 1 D D 1.350000 1 0 1 1 1 1 0 5 E 0.71500 1 1 0 1 1 1 1 0 D E

Page 91

8Datasheet, Volume 1Revision History§ §Revision NumberDescription Revision Date001 • Initial release April 2012002• Added Desktop 3rd Generation Inte

Page 92 - 92 Datasheet, Volume 1

Electrical Specifications 80 Datasheet, Volume 17.5 System Agent (SA) VCC VIDThe VCCSA is configured by the processor output land VCCSA_VID. VCCSA_VID

Page 93 - 8 Processor Land and Signal

Datasheet, Volume 1 81Electrical Specifications Table 7-2. Signal Groups (Sheet 1 of 2)1Signal Group Type SignalsSystem Reference ClockDifferential CM

Page 94 - 94 Datasheet, Volume 1

Electrical Specifications 82 Datasheet, Volume 1Notes:1. Refer to Chapter 8 for signal description details.2. SA and SB refer to DDR3 Channel A and DD

Page 95

Datasheet, Volume 1 83Electrical Specifications 7.9 Storage Conditions SpecificationsEnvironmental storage condition limits define the temperature and

Page 96

Electrical Specifications 84 Datasheet, Volume 17.10 DC SpecificationsThe processor DC specifications in this section are defined at the processor pad

Page 97

Datasheet, Volume 1 85Electrical Specifications Notes:1. Each processor is programmed with a maximum valid voltage identification value (VID), which i

Page 98

Electrical Specifications 86 Datasheet, Volume 1Notes:1. VCCSA must be provided using a separate voltage source and not be connected to VCC. This spec

Page 99

Datasheet, Volume 1 87Electrical Specifications Notes:1. VAXG is VID based rail.2. The VAXG_MIN and VAXG_MAX loadlines represent static and transient

Page 100 - Land Name

Electrical Specifications 88 Datasheet, Volume 1Notes:1. Unless otherwise noted, all specifications in this table apply to all processor frequencies.2

Page 101

Datasheet, Volume 1 89Electrical Specifications Notes:1. Unless otherwise noted, all specifications in this table apply to all processor frequencies.2

Page 102

Datasheet, Volume 1 27Introduction 1 IntroductionThe Desktop 3rd Generation Intel® Core™ processor family, Desktop Intel® Pentium® processor family, a

Page 103

Electrical Specifications 90 Datasheet, Volume 17.11 Platform Environmental Control Interface (PECI) DC SpecificationsPECI is an Intel proprietary int

Page 104

Datasheet, Volume 1 91Electrical Specifications 7.11.2 DC CharacteristicsThe PECI interface operates at a nominal voltage set by VCCIO. The DC electri

Page 105

Electrical Specifications 92 Datasheet, Volume 1

Page 106

Datasheet, Volume 1 93Processor Land and Signal Information 8 Processor Land and Signal Information8.1 Processor Land AssignmentsThe processor land ma

Page 107

Processor Land and Signal Information 94 Datasheet, Volume 1Figure 8-1. LGA Socket Land Map40393837363534333231302928272625242322212019181716151413121

Page 108 - 108 Datasheet, Volume 1

Datasheet, Volume 1 95Processor Land and Signal Information Table 8-1. Processor Land List by Land NameLand Name Land # Buffer Type Dir.BCLK_ITP C40 D

Page 109 - 9 DDR Data Swizzling

Processor Land and Signal Information 96 Datasheet, Volume 1PECI J35 Async I/OPEG_COMPI B4 Analog IPEG_ICOMPO B5 Analog IPEG_RCOMPO C4 Analog IPEG_RX[

Page 110 - Table – Channel A

Datasheet, Volume 1 97Processor Land and Signal Information RSVD D38RSVD H7RSVD H8RSVD J33RSVD J34RSVD J9RSVD K34RSVD K9RSVD L31RSVD L33RSVD L34RSVD L

Page 111

Processor Land and Signal Information 98 Datasheet, Volume 1SA_DQ[44] AR39 DDR3 I/OSA_DQ[45] AR38 DDR3 I/OSA_DQ[46] AN39 DDR3 I/OSA_DQ[47] AN40 DDR3 I

Page 112 - DDR Data Swizzling

Datasheet, Volume 1 99Processor Land and Signal Information SB_DQ[6] AJ6 DDR3 I/OSB_DQ[7] AJ7 DDR3 I/OSB_DQ[8] AL7 DDR3 I/OSB_DQ[9] AM7 DDR3 I/OSB_DQ[

Comments to this Manuals

No comments