Intel CY80632007221AA Datasheet

Browse online or download Datasheet for Processors Intel CY80632007221AA. Intel Atom E620 User Manual

  • Download
  • Add to my manuals
  • Print
  • Page
    / 294
  • Table of contents
  • BOOKMARKS
  • Rated. / 5. Based on customer reviews

Summary of Contents

Page 1 - Atom™ Processor E6xx Series

Document Number: 324208-005USIntel® Atom™ Processor E6xx SeriesDatasheetApril 2013Revision 005US

Page 2 - Legal Lines and Disclaimers

ContentsIntel® Atom™ Processor E6xx Series Datasheet1011.3.6.3 Automatic Rotation Mode (Equal Priority Devices) ...22111.3.6.4 Sp

Page 3

Graphics, Video, and DisplayIntel® Atom™ Processor E6xx Series Datasheet100 Table 97. D0h: GVD.PMCAP – Power Management CapabilitiesSize: 32 bit Defa

Page 4

Graphics, Video, and DisplayIntel® Atom™ Processor E6xx Series Datasheet101 00b RWSMI_OR_SCI_EVENTMCE: If MCS=1, setting this bit causes an SCI. If M

Page 5

Graphics, Video, and DisplayIntel® Atom™ Processor E6xx Series Datasheet102 7.7.2 D3:F0 PCI Configuration Registers23 :16 00h RW SCRATCH_2Software scr

Page 6

Graphics, Video, and DisplayIntel® Atom™ Processor E6xx Series Datasheet1037.7.2.1 Offset 00h: ID – Identifiers7.7.2.2 Offset 04h: CMD – PCI Command34

Page 7

Graphics, Video, and DisplayIntel® Atom™ Processor E6xx Series Datasheet1047.7.2.3 Offset 06h: STS - PCI Status7.7.2.4 Offset 08h: RID - Revision Iden

Page 8

Graphics, Video, and DisplayIntel® Atom™ Processor E6xx Series Datasheet1057.7.2.6 Offset 0Eh: HDR - Header Type7.7.2.7 Offset 10h: MMADR - Memory Map

Page 9

Graphics, Video, and DisplayIntel® Atom™ Processor E6xx Series Datasheet1067.7.2.8 Offset 14h: IOBAR - I/O Base AddressThis register provides the base

Page 10 - Contents

Graphics, Video, and DisplayIntel® Atom™ Processor E6xx Series Datasheet1077.7.2.12 Offset 58h: SSRW - Software Scratch Read Write7.7.2.13 Offset 60h:

Page 11

Graphics, Video, and DisplayIntel® Atom™ Processor E6xx Series Datasheet1087.7.2.16 Offset 94h: MA - Message Address7.7.2.17 Offset 98h: MD - Message

Page 12

Graphics, Video, and DisplayIntel® Atom™ Processor E6xx Series Datasheet1097.7.2.19 Offset E0h: SWSCISMI - Software SCI/SMI7.7.2.20 Offset E4h: ASLE -

Page 13

ContentsIntel® Atom™ Processor E6xx Series Datasheet1111.7.2.1 Offset 20h: RGEN – Resume Well GPIO Enable... 23711.7.2.2 Offs

Page 14

Graphics, Video, and DisplayIntel® Atom™ Processor E6xx Series Datasheet1107.7.2.22 Offset F4h: LBB - Legacy Backlight Brightness§ §03 : 02 01 RWGFX2X

Page 15

PCI Express*Intel® Atom™ Processor E6xx Series Datasheet1118.0 PCI Express*8.1 Functional DescriptionThere are four PCI Express* root ports available

Page 16

PCI Express*Intel® Atom™ Processor E6xx Series Datasheet112If RCTL.PIE is set, an interrupt is generated. If RCTL.PIE is not set, an SCI/SMI_B may be

Page 17

PCI Express*Intel® Atom™ Processor E6xx Series Datasheet1138.2.1.1 VID — Vendor IdentificationThis register combined with the Device Identification re

Page 18

PCI Express*Intel® Atom™ Processor E6xx Series Datasheet1148.2.1.3 CMD — PCI Command8.2.1.4 PSTS — Primary StatusThis register reports the occurrence

Page 19

PCI Express*Intel® Atom™ Processor E6xx Series Datasheet1158.2.1.5 RID — Revision IdentificationThis register contains the revision number of the devi

Page 20

PCI Express*Intel® Atom™ Processor E6xx Series Datasheet1168.2.1.7 CLS — Cache Line Size8.2.1.8 HTYPE — Header TypeThis register identifies the header

Page 21 - Revision History

PCI Express*Intel® Atom™ Processor E6xx Series Datasheet1178.2.1.11 SBBN — Subordinate Bus NumberThis register identifies the subordinate bus (if any)

Page 22

PCI Express*Intel® Atom™ Processor E6xx Series Datasheet1188.2.1.13 IOLIMIT — I/O Limit AddressThis register controls the CPU to PCI Express* I/O acce

Page 23 - Segment dependent PCIe*

PCI Express*Intel® Atom™ Processor E6xx Series Datasheet1198.2.1.15 MB — Memory Base AddressAccesses that are within the ranges specified in this regi

Page 24 - 1.1 Terminology

ContentsIntel® Atom™ Processor E6xx Series Datasheet1211.10.1Overview...

Page 25 - 1.2 Reference Documents

PCI Express*Intel® Atom™ Processor E6xx Series Datasheet1208.2.1.18 PML — Prefetchable Memory Limit AddressThis register controls the CPU to PCI Expre

Page 26 - E6xx Series

PCI Express*Intel® Atom™ Processor E6xx Series Datasheet1218.2.1.21 IPIN — Interrupt PinThis register specifies which interrupt pin this device uses.8

Page 27 - 1.3.3 Graphics

PCI Express*Intel® Atom™ Processor E6xx Series Datasheet1228.2.2 Root Port Capability StructureThe following registers follow the PCI Express* capabil

Page 28 - 1.3.6.1 LVDS Interface

PCI Express*Intel® Atom™ Processor E6xx Series Datasheet1238.2.2.1 CLIST — Capabilities List8.2.2.2 XCAP — PCI Express* Capabilities8.2.2.3 DCAP — Dev

Page 29 - Introduction

PCI Express*Intel® Atom™ Processor E6xx Series Datasheet1248.2.2.4 DCTL — Device Control11 : 09 111b RO E1ALEndpoint L1 Acceptable Latency: This indic

Page 30

PCI Express*Intel® Atom™ Processor E6xx Series Datasheet1258.2.2.5 DSTS — Device Status8.2.2.6 LCAP — Link CapabilitiesTable 154. Offset 4Ah: DSTS — D

Page 31 - 2.0 Signal Description

PCI Express*Intel® Atom™ Processor E6xx Series Datasheet1268.2.2.7 LCTL — Link Control8.2.2.8 LSTS — Link StatusTable 156. Offset 50h: LCTL — Link Con

Page 32 - 2.1 System Memory Signals

PCI Express*Intel® Atom™ Processor E6xx Series Datasheet1278.2.2.9 SLCAP — Slot Capabilities8.2.2.10 SLCTL — Slot ControlTable 158. Offset 54h: SLCAP

Page 33 - 2.2.1 LVDS Signals

PCI Express*Intel® Atom™ Processor E6xx Series Datasheet1288.2.2.11 SLSTS — Slot Status03 0b RW PDEPresence Detect Changed Enable: When set, enables t

Page 34

PCI Express*Intel® Atom™ Processor E6xx Series Datasheet1298.2.2.12 RCTL — Root Control8.2.2.13 RCAP — Root Capabilities8.2.2.14 RSTS — Root StatusTab

Page 35 - Interface Signals

ContentsIntel® Atom™ Processor E6xx Series Datasheet13Tables1 PCI Devices and Functions...

Page 36 - 2.7 SPI Interface Signals

PCI Express*Intel® Atom™ Processor E6xx Series Datasheet1308.2.3 PCI Bridge Vendor Capability8.2.3.1 SVCAP — Subsystem Vendor Capability8.2.3.2 SVID —

Page 37

PCI Express*Intel® Atom™ Processor E6xx Series Datasheet1318.2.4.1 PMCAP — Power Management Capability ID8.2.4.2 PMC — PCI Power Management Capabiliti

Page 38 - 2.10 JTAG and Debug Interface

PCI Express*Intel® Atom™ Processor E6xx Series Datasheet1328.2.5 Port Configuration08 0 RW PMEEPME Enable: The root port takes no action on this bit,

Page 39

PCI Express*Intel® Atom™ Processor E6xx Series Datasheet1338.2.5.1 MPC — Miscellaneous Port ConfigurationTable 172. Offset D8h: MPC — Miscellaneous Po

Page 40

PCI Express*Intel® Atom™ Processor E6xx Series Datasheet1348.2.5.2 SMSCS — SMI / SCI StatusTable 173. Offset DCh: SMSCS — SMI / SCI StatusSize: 32 bit

Page 41

PCI Express*Intel® Atom™ Processor E6xx Series Datasheet1358.2.6 Miscellaneous Configuration8.2.6.1 FD — Functional Disable§ §Table 174. Miscellaneous

Page 42 - 2.13 Functional Straps

PCI Express*Intel® Atom™ Processor E6xx Series Datasheet136

Page 43 - 2.14 Power and Ground Signals

Intel® High Definition Audioβ D27:F0Intel® Atom™ Processor E6xx Series Datasheet1379.0 Intel® High Definition Audioβ D27:F09.1 OverviewThe Intel® High

Page 44

Intel® High Definition Audioβ D27:F0Intel® Atom™ Processor E6xx Series Datasheet138Prior to the physical undocking process the user normally requests

Page 45 - 3.0 Pin States

Intel® High Definition Audioβ D27:F0Intel® Atom™ Processor E6xx Series Datasheet1399.2.2 Undock SequenceThere are two possible undocking scenarios. Th

Page 46 - 3.3.1 LVDS Signals

ContentsIntel® Atom™ Processor E6xx Series Datasheet1454 312Ch: D23IP – Device 23 Interrupt Pin ...

Page 47 - 3.5 Intel

Intel® High Definition Audioβ D27:F0Intel® Atom™ Processor E6xx Series Datasheet1409.2.4 External Pull-Ups/Pull-DownsThe following table shows the res

Page 48 - 3.8 SPI Interface Signals

Intel® High Definition Audioβ D27:F0Intel® Atom™ Processor E6xx Series Datasheet1410C 0C CLS Cache Line Size 00h RW0D 0D LT Latency Timer 00h RO0E 0E

Page 49 - 3.11 JTAG and Debug Interface

Intel® High Definition Audioβ D27:F0Intel® Atom™ Processor E6xx Series Datasheet1429.3.1.1 Offset 00h: VID – Vendor Identification9.3.1.2 Offset 02h:

Page 50 - 3.13 General Purpose I/O

Intel® High Definition Audioβ D27:F0Intel® Atom™ Processor E6xx Series Datasheet1439.3.1.4 Offset 06h: PCISTS – PCI Status Register9.3.1.5 Offset 08h:

Page 51 - 4.0 System Clock Domains

Intel® High Definition Audioβ D27:F0Intel® Atom™ Processor E6xx Series Datasheet1449.3.1.7 Offset 0Ch: CLS - Cache Line Size Register9.3.1.8 Offset 0D

Page 52 - System Clock Domains

Intel® High Definition Audioβ D27:F0Intel® Atom™ Processor E6xx Series Datasheet1459.3.1.11 Offset 14h: UBAR – Upper Base Address Register9.3.1.12 Off

Page 53 - 5.2 Introduction

Intel® High Definition Audioβ D27:F0Intel® Atom™ Processor E6xx Series Datasheet1469.3.1.13 Offset 2Eh: SID—Subsystem IdentifierThis register should b

Page 54 - 5.3 System Memory Map

Intel® High Definition Audioβ D27:F0Intel® Atom™ Processor E6xx Series Datasheet1479.3.1.16 Offset 3Dh – INTPN—Interrupt Pin Register9.3.1.17 Offset 4

Page 55 - Figure 3. System Address Map

Intel® High Definition Audioβ D27:F0Intel® Atom™ Processor E6xx Series Datasheet1489.3.1.19 Offset 4Dh – DCKSTS—Docking Status Register9.3.1.20 Offset

Page 56 - 5.3.1 I/O Map

Intel® High Definition Audioβ D27:F0Intel® Atom™ Processor E6xx Series Datasheet1499.3.1.22 Offset 54h: PM_CTL_STS - Power Management Control And Stat

Page 57

ContentsIntel® Atom™ Processor E6xx Series Datasheet15109 Offset 0Eh: HDR - Header Type...

Page 58 - 5.4.1.1 Hard Coded IO Access

Intel® High Definition Audioβ D27:F0Intel® Atom™ Processor E6xx Series Datasheet1509.3.1.23 Offset 60h: MSI_CAPID - MSI Capability ID Register9.3.1.24

Page 59 - 5.4.2.1 PCI Config Space

Intel® High Definition Audioβ D27:F0Intel® Atom™ Processor E6xx Series Datasheet1519.3.1.27 Offset 70h: PCIE_CAPID – PCI Express* Capability Identifie

Page 60 - : 0000h - 0003h

Intel® High Definition Audioβ D27:F0Intel® Atom™ Processor E6xx Series Datasheet1529.3.1.31 Offset 7Ah: DEVS – Device Status Register9.3.1.32 Offset F

Page 61

Intel® High Definition Audioβ D27:F0Intel® Atom™ Processor E6xx Series Datasheet1539.3.1.33 Offset 100h: VCCAP – Virtual Channel Enhanced Capability H

Page 62

Intel® High Definition Audioβ D27:F0Intel® Atom™ Processor E6xx Series Datasheet1549.3.1.35 Offset 108h: PVCCAP2 – Port VC Capability Register 29.3.1.

Page 63

Intel® High Definition Audioβ D27:F0Intel® Atom™ Processor E6xx Series Datasheet1559.3.1.39 Offset 114h: VC0CTL – VC0 Resource Control Register9.3.1.4

Page 64 - R – Device 31 Interrupt Route

Intel® High Definition Audioβ D27:F0Intel® Atom™ Processor E6xx Series Datasheet1569.3.1.43 Offset 126h: VC1STS – VC1 Resource Status Register9.3.1.44

Page 65

Intel® High Definition Audioβ D27:F0Intel® Atom™ Processor E6xx Series Datasheet1579.3.1.46 Offset 140h: L1DESC – Link 1 Description Register9.3.1.47

Page 66

Intel® High Definition Audioβ D27:F0Intel® Atom™ Processor E6xx Series Datasheet158These memory mapped registers must be accessed a byte, word, or Dwo

Page 67 - 5.5.4 General Configuration

Intel® High Definition Audioβ D27:F0Intel® Atom™ Processor E6xx Series Datasheet15998 9B ISD0BDPL ISD0 Buffer Descriptor List Pointer 0000_0000h RW, R

Page 68 - Register and Memory Mapping

ContentsIntel® Atom™ Processor E6xx Series Datasheet16164 PCI Bridge Vendor Capability...

Page 69 - 6.0 Memory Controller

Intel® High Definition Audioβ D27:F0Intel® Atom™ Processor E6xx Series Datasheet1609.3.2.1.1 Offset 00h: GCAP – Global Capabilities Register9.3.2.1.2

Page 70 - 6.5 Refresh Mode

Intel® High Definition Audioβ D27:F0Intel® Atom™ Processor E6xx Series Datasheet1619.3.2.1.3 Offset 03h: VMAJ – Major Version9.3.2.1.4 Offset 04h: OUT

Page 71

Intel® High Definition Audioβ D27:F0Intel® Atom™ Processor E6xx Series Datasheet1629.3.2.1.6 Offset 08h: GCTL – Global Control06 :00 1Dh RO INPAYInput

Page 72 - 6.7 Supported DRAM Devices

Intel® High Definition Audioβ D27:F0Intel® Atom™ Processor E6xx Series Datasheet1639.3.2.1.7 Offset 0Ch: WAKEEN – Wake Enable00 0 RW CRST_BController

Page 73

Intel® High Definition Audioβ D27:F0Intel® Atom™ Processor E6xx Series Datasheet1649.3.2.1.8 Offset 0Eh: STATESTS – State Change Status9.3.2.1.9 Offse

Page 74

Intel® High Definition Audioβ D27:F0Intel® Atom™ Processor E6xx Series Datasheet1659.3.2.1.10 Offset 14h: ECAP - Extended Capabilities9.3.2.1.11 Offse

Page 75 - Atom™ Processor E6xx Series

Intel® High Definition Audioβ D27:F0Intel® Atom™ Processor E6xx Series Datasheet1669.3.2.1.13 Offset 24h: INTSTS - Interrupt Status Register9.3.2.1.14

Page 76 - Graphics, Video, and Display

Intel® High Definition Audioβ D27:F0Intel® Atom™ Processor E6xx Series Datasheet1679.3.2.1.15 Offset 38h: SSYNC –Stream Synchronization RegisterTable

Page 77 - 7.2.3.2 Lighting Stages

Intel® High Definition Audioβ D27:F0Intel® Atom™ Processor E6xx Series Datasheet1689.3.2.1.16 Offset 40h: CORBBASE - CORB Base Address Register9.3.2.1

Page 78 - 7.2.5 Unified Shader

Intel® High Definition Audioβ D27:F0Intel® Atom™ Processor E6xx Series Datasheet1699.3.2.1.19 Offset 4Ch: CORBCTL - CORB Control Register9.3.2.1.20 Of

Page 79 - 7.3.1.1 Encoding Pipeline

ContentsIntel® Atom™ Processor E6xx Series Datasheet17219 120h: VC1CTL – VC1 Resource Control Register ...

Page 80 - 7.3.1.2 Encode Codec Support

Intel® High Definition Audioβ D27:F0Intel® Atom™ Processor E6xx Series Datasheet1709.3.2.1.21 Offset 4Eh: CORBSIZE - CORB Size Register9.3.2.1.22 Offs

Page 81 - 7.4 Video Decode

Intel® High Definition Audioβ D27:F0Intel® Atom™ Processor E6xx Series Datasheet1719.3.2.1.24 Offset 5Ah: RINTCNT – Response Interrupt Count Register9

Page 82 - 7.4.1.2 Deblocking

Intel® High Definition Audioβ D27:F0Intel® Atom™ Processor E6xx Series Datasheet1729.3.2.1.26 Offset 5Dh: RIRBSTS - RIRB Status Register9.3.2.1.27 Off

Page 83 - 7.4.1.4 Pixel Format

Intel® High Definition Audioβ D27:F0Intel® Atom™ Processor E6xx Series Datasheet1739.3.2.1.28 Offset 60h: IC – Immediate Command Register9.3.2.1.29 Of

Page 84 - Controller

Intel® High Definition Audioβ D27:F0Intel® Atom™ Processor E6xx Series Datasheet1749.3.2.1.31 Offset 70h: DPBASE – DMA Position Base Address Register0

Page 85 - 7.5.1.1 Planes

Intel® High Definition Audioβ D27:F0Intel® Atom™ Processor E6xx Series Datasheet1759.3.2.1.32 Offset 80h, A0h, C0h, E0h: ISD0CTL, ISD1CTL, OSD0CTL, OS

Page 86 - 7.5.1.2 Display Pipes

Intel® High Definition Audioβ D27:F0Intel® Atom™ Processor E6xx Series Datasheet1769.3.2.1.33 Offset 83h, A3h, C3h, E3h: ISD0STS, ISD1STS, OSD0STS, OS

Page 87 - 7.5.2.1 LVDS Port

Intel® High Definition Audioβ D27:F0Intel® Atom™ Processor E6xx Series Datasheet1779.3.2.1.34 Offset 84h, A4h, C4h, E4h: ISD0LPIB, ISD1LPIB, OSD0LPIB,

Page 88

Intel® High Definition Audioβ D27:F0Intel® Atom™ Processor E6xx Series Datasheet1789.3.2.1.37 Offset 8Eh, AEh, CEh, EEh: ISD0FIFOW, ISD1FIFOW, OSD0FIF

Page 89 - 7.5.2.4 SDVO DVI/HDMI

Intel® High Definition Audioβ D27:F0Intel® Atom™ Processor E6xx Series Datasheet1799.3.2.1.38,Offset 90h, B0h: ISD0FIFOS, ISD1FIFOS – Input Stream Des

Page 90 - 7.7 Configuration Registers

ContentsIntel® Atom™ Processor E6xx Series Datasheet18266 98h, B8h, D8h, F8h: ISD0BDPL, ISD1BDPL, OSD0BDPL, OSD1BDPL – Input/OutputStream Descriptor [

Page 91

Intel® High Definition Audioβ D27:F0Intel® Atom™ Processor E6xx Series Datasheet1809.3.2.1.40 Offset 92h, B2h, D2h, F2h: ISD0FMT, ISD1FMT, OSD0FMT, OS

Page 92

Intel® High Definition Audioβ D27:F0Intel® Atom™ Processor E6xx Series Datasheet1819.3.2.1.41 Offset 98h, B8h, D8h, F8h: ISD0BDPL, ISD1BDPL, OSD0BDPL,

Page 93

Intel® High Definition Audioβ D27:F0Intel® Atom™ Processor E6xx Series Datasheet1829.3.2.1.42 Offset 1000h: EM1 – Extended Mode 1 Register06 :01 0 RO

Page 94

Intel® High Definition Audioβ D27:F0Intel® Atom™ Processor E6xx Series Datasheet1839.3.2.1.43 Offset 1004h: INRC – Input Stream Repeat Count Register9

Page 95

Intel® High Definition Audioβ D27:F0Intel® Atom™ Processor E6xx Series Datasheet1849.3.2.1.45 Offset 100Ch: FIFOTRK – FIFO Tracking Register9.3.2.1.46

Page 96

Intel® High Definition Audioβ D27:F0Intel® Atom™ Processor E6xx Series Datasheet1859.3.2.1.47 Offset 1030h: EM2 – Extended Mode 2 Register9.3.2.1.48 O

Page 97

Intel® High Definition Audioβ D27:F0Intel® Atom™ Processor E6xx Series Datasheet1869.3.2.1.49 Offset 2084h, 20A4h, 2104h, 2124h: ISD0LPIBA, ISD1LPIBA,

Page 98

LPC Interface (D31:F0)Intel® Atom™ Processor E6xx Series Datasheet18710.0 LPC Interface (D31:F0) 10.1 Functional OverviewThe LPC controller implements

Page 99

LPC Interface (D31:F0)Intel® Atom™ Processor E6xx Series Datasheet188Note: By default, the LPC clocks are only active when LPC bus transfers occur. Be

Page 100

LPC Interface (D31:F0)Intel® Atom™ Processor E6xx Series Datasheet18910.2.2 CMD—Device Command Register10.2.3 STS—Device Status Register10.2.4 RID—Rev

Page 101

ContentsIntel® Atom™ Processor E6xx Series Datasheet19318 21h, A1h: ICW4 – Initialization Command Word 4 Register...

Page 102

LPC Interface (D31:F0)Intel® Atom™ Processor E6xx Series Datasheet19010.2.5 CC—Class Code Register10.2.6 HDTYPE—Header Type Register10.2.7 SS—Subsyste

Page 103

LPC Interface (D31:F0)Intel® Atom™ Processor E6xx Series Datasheet19110.3 ACPI Device Configuration10.3.1 SMBA—SMBus Base Address Register10.3.2 GBA—G

Page 104

LPC Interface (D31:F0)Intel® Atom™ Processor E6xx Series Datasheet19210.3.4 GPE0BLK—GPE0_BLK Base Address Register10.3.5 LPCS—LPC Clock Strength Contr

Page 105

LPC Interface (D31:F0)Intel® Atom™ Processor E6xx Series Datasheet19310.3.6 ACTL—ACPI Control Register10.3.7 MC - Miscellaneous Control Register00 Str

Page 106

LPC Interface (D31:F0)Intel® Atom™ Processor E6xx Series Datasheet19423 : 21 0h RO RSVD Reserved20 0 RW BTC6Block Timer Ticks in C6: When set, timer t

Page 107

LPC Interface (D31:F0)Intel® Atom™ Processor E6xx Series Datasheet19510.4 Interrupt Control10.4.1 PxRC—PIRQx Routing Control RegisterOffset 60h routes

Page 108

LPC Interface (D31:F0)Intel® Atom™ Processor E6xx Series Datasheet19610.4.2 SCNT—Serial IRQ Control Register10.4.3 WDTBA-WDT Base Address10.5 FWH Conf

Page 109

LPC Interface (D31:F0)Intel® Atom™ Processor E6xx Series Datasheet19710.5.2 BDE—BIOS Decode Enable27 : 24 0h RW IF0F0-F7 IDSEL: IDSEL to use in FWH cy

Page 110

LPC Interface (D31:F0)Intel® Atom™ Processor E6xx Series Datasheet19810.5.3 BC—BIOS Control Register27 1b RW ED8D8-DF Enable: Enables decoding of BIOS

Page 111 - 8.1.2.1 Sleep State Support

LPC Interface (D31:F0)Intel® Atom™ Processor E6xx Series Datasheet19910.6 Root Complex Register Block Configuration10.6.1 RCBA—Root Complex Base Addre

Page 112 - 8.1.2.4 SMI/SCI Generation

Intel® Atom™ Processor E6xx Series Datasheet2Legal Lines and DisclaimersINFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH INTEL PRODUCTS. NO

Page 113 - VID — Vendor Identification

ContentsIntel® Atom™ Processor E6xx Series Datasheet20373 00h: SPIS - SPI Status...

Page 114 - CMD — PCI Command

LPC Interface (D31:F0)Intel® Atom™ Processor E6xx Series Datasheet200

Page 115 - PSTS — Primary Status

ACPI DevicesIntel® Atom™ Processor E6xx Series Datasheet20111.0 ACPI Devices11.1 8254 TimerThe 8254 contains three counters which have fixed uses. All

Page 116 - PBN — Primary Bus Number

ACPI DevicesIntel® Atom™ Processor E6xx Series Datasheet202There are two special commands that can be issued to the counters through this register, th

Page 117

ACPI DevicesIntel® Atom™ Processor E6xx Series Datasheet20311.1.5.2 Counter Latch CommandThis latches the current count value and is used to ensure th

Page 118 - — I/O Limit Address

ACPI DevicesIntel® Atom™ Processor E6xx Series Datasheet20411.1.5.4 Offset 40h, 41h, 42h: Counter Access Ports Register11.1.6 Timer ProgrammingThe cou

Page 119

ACPI DevicesIntel® Atom™ Processor E6xx Series Datasheet2053. Load the least and/or most significant bytes (as required by Control Word bits 5, 4) of

Page 120

ACPI DevicesIntel® Atom™ Processor E6xx Series Datasheet206The count is held in the latch until it is read or the counter is reprogrammed. The count i

Page 121 - 8.2.1.21 IPIN — Interrupt Pin

ACPI DevicesIntel® Atom™ Processor E6xx Series Datasheet20711.2.1.1 Offset 000h: GCID – General Capabilities and ID11.2.1.2 Offset 010h: GC – General

Page 122 - 01 0b RW SE

ACPI DevicesIntel® Atom™ Processor E6xx Series Datasheet20811.2.1.3 Offset 020h: GIS – General Interrupt Status11.2.1.4 Offset 0F0h: MCV – Main Counte

Page 123

ACPI DevicesIntel® Atom™ Processor E6xx Series Datasheet20911.2.1.6 Offset 108h, 128h, 148h: T[0-2]CV – Timer [0-2] Comparator ValueReads to this regi

Page 124 - 8.2.2.4 DCTL — Device Control

Revision HistoryIntel® Atom™ Processor E6xx Series Datasheet21Revision HistoryDate Revision DescriptionApril 2013 005Updated Section 5.2, “Introductio

Page 125 - 8.2.2.5 DSTS — Device Status

ACPI DevicesIntel® Atom™ Processor E6xx Series Datasheet21011.2.2 Theory Of Operation11.2.2.1 Non-Periodic Mode – All timersThis mode can be thought o

Page 126 - 8.2.2.8 LSTS — Link Status

ACPI DevicesIntel® Atom™ Processor E6xx Series Datasheet21111.2.2.2 Periodic Mode – Timer 0 onlyWhen set up for periodic mode, when the main counter v

Page 127 - 8.2.2.10 SLCTL — Slot Control

ACPI DevicesIntel® Atom™ Processor E6xx Series Datasheet21211.2.2.4 Mapping Option #2: Standard Option (GC.LRE cleared)Each timer has its own routing

Page 128 - 8.2.2.11 SLSTS — Slot Status

ACPI DevicesIntel® Atom™ Processor E6xx Series Datasheet21311.3.2 I/O RegistersThe interrupt controller registers are located at 20h and 21h for the m

Page 129 - RCAP — Root Capabilities

ACPI DevicesIntel® Atom™ Processor E6xx Series Datasheet21411.3.2.2 Offset 21h, A1h: ICW2 – Initialization Command Word 2ICW2 is used to initialize th

Page 130

ACPI DevicesIntel® Atom™ Processor E6xx Series Datasheet21511.3.2.3 Offset 21h: MICW3 – Master Initialization Command Word 311.3.2.4 Offset A1h: SICW3

Page 131

ACPI DevicesIntel® Atom™ Processor E6xx Series Datasheet21611.3.2.6 Offset 21h, A1h: OCW1 – Operational Control Word 1 (Interrupt Mask)11.3.2.7 Offset

Page 132 - 8.2.5 Port Configuration

ACPI DevicesIntel® Atom™ Processor E6xx Series Datasheet217Offset 20h, A0h: OCW3 – Operational Control Word 311.3.2.8 Offset 4D0h: ELCR1 – Master Edge

Page 133

ACPI DevicesIntel® Atom™ Processor E6xx Series Datasheet21811.3.2.9 Offset 4D1h: ELCR2 – Slave Edge/Level Control11.3.3 Interrupt Handling11.3.3.1 Gen

Page 134

ACPI DevicesIntel® Atom™ Processor E6xx Series Datasheet21911.3.3.3 Hardware/Software Interrupt Sequence1. One or more of the Interrupt Request lines

Page 135 - FD — Functional Disable

Revision HistoryIntel® Atom™ Processor E6xx Series Datasheet22§ §October 2010 002Updated Table 2, “Intel® Atom™ Processor E6xx Series SKU for Differen

Page 136 - PCI Express*

ACPI DevicesIntel® Atom™ Processor E6xx Series Datasheet220• Following initialization, an interrupt request (IRQ) input must make a low-to-high transi

Page 137 - High Definition Audio

ACPI DevicesIntel® Atom™ Processor E6xx Series Datasheet221Interrupt priorities can be changed in the rotating priority mode.11.3.6.2 Special Fully Ne

Page 138 - 9.2.1 Dock Sequence

ACPI DevicesIntel® Atom™ Processor E6xx Series Datasheet22211.3.6.6 Edge and Level Triggered ModeIn ISA systems this mode is programmed using bit 3 in

Page 139 - 9.2.2 Undock Sequence

ACPI DevicesIntel® Atom™ Processor E6xx Series Datasheet223The Special Mask Mode enables all interrupts not masked by a bit set in the Mask Register.

Page 140 - 9.3.1 Registers

ACPI DevicesIntel® Atom™ Processor E6xx Series Datasheet22411.4.2 Index RegistersThe registers listed below can be accessed via the IDX register. When

Page 141 - Table 177. Intel

ACPI DevicesIntel® Atom™ Processor E6xx Series Datasheet22511.4.2.3 Offset 10-11h – 3E-3Fh: RTE[0-23] – Redirection Table EntryOffset: vector 0: 10h-1

Page 142

ACPI DevicesIntel® Atom™ Processor E6xx Series Datasheet22611.4.3 Unsupported ModesThese delivery modes are not supported for the following reasons:•

Page 143

ACPI DevicesIntel® Atom™ Processor E6xx Series Datasheet22711.4.4.5 Interrupt Delivery Data Value11.4.5 PCI Express* InterruptsWhen external devices t

Page 144

ACPI DevicesIntel® Atom™ Processor E6xx Series Datasheet228• Start Frame: SERIRQ line driven low by the interrupt controller to indicate the start of

Page 145

ACPI DevicesIntel® Atom™ Processor E6xx Series Datasheet22911.5.5 Serial Interrupts Not SupportedThere are 4 interrupts on the serial stream which are

Page 146

IntroductionIntel® Atom™ Processor E6xx Series Datasheet231.0 IntroductionThe Intel® Atom™ Processor E6xx Series is the next-generation Intel® archite

Page 147 - Control Register

ACPI DevicesIntel® Atom™ Processor E6xx Series Datasheet23011.6 Real Time Clock11.6.1 OverviewThe Real Time Clock (RTC) module provides a battery back

Page 148 - Register

ACPI DevicesIntel® Atom™ Processor E6xx Series Datasheet23111.6.3.1 Offset 0Ah: Register AThis register is in the RTC well, and is used for general co

Page 149

ACPI DevicesIntel® Atom™ Processor E6xx Series Datasheet23211.6.3.2 Offset 0Bh: Register B - General ConfigurationThis register resides in the RTC wel

Page 150

ACPI DevicesIntel® Atom™ Processor E6xx Series Datasheet23311.6.3.4 Offset 0Dh: Register D - Flag Register (RTC Well)11.6.4 Update CyclesAn update cyc

Page 151

ACPI DevicesIntel® Atom™ Processor E6xx Series Datasheet23411.7 General Purpose I/O11.7.1 Core Well GPIO I/O RegistersThe control for the general purp

Page 152

ACPI DevicesIntel® Atom™ Processor E6xx Series Datasheet23511.7.1.2 Offset 04h: CGIO – Core Well GPIO Input/Output Select11.7.1.3 Offset 08h: CGLVL –

Page 153

ACPI DevicesIntel® Atom™ Processor E6xx Series Datasheet23611.7.1.5 Offset 10h: CGTNE – Core Well GPIO Trigger Negative Edge Enable11.7.1.6 Offset 14h

Page 154

ACPI DevicesIntel® Atom™ Processor E6xx Series Datasheet23711.7.1.8 Offset 1Ch: CGTS – Core Well GPIO Trigger Status11.7.2 Resume Well GPIO I/O Regist

Page 155

ACPI DevicesIntel® Atom™ Processor E6xx Series Datasheet23811.7.2.2 Offset 24h: RGIO – Resume Well GPIO Input/Output Select11.7.2.3 Offset 28h: RGLVL

Page 156 - Capability Header Register

ACPI DevicesIntel® Atom™ Processor E6xx Series Datasheet23911.7.2.4 Offset 2Ch: RGTPE – Resume Well GPIO Trigger Positive Edge Enable11.7.2.5 Offset 3

Page 157 - Registers

IntroductionIntel® Atom™ Processor E6xx Series Datasheet241.1 TerminologyTerm DescriptionACPI Advanced Configuration and Power InterfaceADD2Advanced D

Page 158 - Table 225. Intel

ACPI DevicesIntel® Atom™ Processor E6xx Series Datasheet24011.7.2.7 Offset 38h: RGSMI – Resume Well GPIO SMI Enable11.7.2.8 Offset 3Ch: RGTS – Resume

Page 159

ACPI DevicesIntel® Atom™ Processor E6xx Series Datasheet24111.8 SMBus Controller11.8.1 OverviewThe processor provides an SMBus 1.0-compliant host cont

Page 160

ACPI DevicesIntel® Atom™ Processor E6xx Series Datasheet24211.8.2.2 Offset 01h: HSTS - Host Status Register02 :00 0 RW CMDCommand: Indicates the comma

Page 161

ACPI DevicesIntel® Atom™ Processor E6xx Series Datasheet24311.8.2.3 Offset 02h: HCLK – Host Clock Divider11.8.2.4 Offset 04h: TSA - Transmit Slave Add

Page 162 - GCTL – Global Control

ACPI DevicesIntel® Atom™ Processor E6xx Series Datasheet24411.8.2.6 Offset 06h: HD0 - Host Data 0This field is transmitted in the DATA0 field of an SM

Page 163

ACPI DevicesIntel® Atom™ Processor E6xx Series Datasheet245The host controller supports eight command protocols of the SMB interface (see the System M

Page 164

ACPI DevicesIntel® Atom™ Processor E6xx Series Datasheet24611.8.5.2 Bus Time Out If there is an error in the transaction, such that a device does not

Page 165

ACPI DevicesIntel® Atom™ Processor E6xx Series Datasheet24711.9.4 SPI ProtocolCommunication on the SPI bus is done with a Master – Slave protocol. Typ

Page 166

ACPI DevicesIntel® Atom™ Processor E6xx Series Datasheet248The processor only supports Mode 0.Commands, Addresses and Data are shifted most significan

Page 167

ACPI DevicesIntel® Atom™ Processor E6xx Series Datasheet249Note:1. Fast Read Protocol is not supported.2. The Auto Address Increment type is not suppo

Page 168

IntroductionIntel® Atom™ Processor E6xx Series Datasheet251.2 Reference DocumentsSCI System Control Interrupt. SCI is used in the ACPI protocol.SDRAM

Page 169

ACPI DevicesIntel® Atom™ Processor E6xx Series Datasheet25011.9.5.2 Offset 00h: SPIS – SPI StatusTable 372. Bus 0, Device 31, Function 0, PCI Register

Page 170

ACPI DevicesIntel® Atom™ Processor E6xx Series Datasheet25111.9.5.3 Offset 02h: SPIC – SPI ControlTable 374. 02h: SPIC - SPI ControlSize: 16 bit Defau

Page 171

ACPI DevicesIntel® Atom™ Processor E6xx Series Datasheet25211.9.5.4 Offset 04h: SPIA – SPI Address 11.9.5.5 Offset 08h: SPID0 – SPI Data 0Table 375. 0

Page 172

ACPI DevicesIntel® Atom™ Processor E6xx Series Datasheet25311.9.5.6 Offset 10h, 18h, 20h, 28h, 30h, 38h, 40h: SPID[0-6] – SPI Data N11.9.5.7 Offset 50

Page 173

ACPI DevicesIntel® Atom™ Processor E6xx Series Datasheet25411.9.5.9 Offset 56h: OPTYPE – Opcode Type ConfigurationThis register is not writable when t

Page 174

ACPI DevicesIntel® Atom™ Processor E6xx Series Datasheet255It is recommended that BIOS avoid programming Write Enable opcodes in this menu. Malicious

Page 175

ACPI DevicesIntel® Atom™ Processor E6xx Series Datasheet25611.9.5.12 Running SPI Cycles from the Host11.9.5.12.1 Memory ReadsMemory Reads to the BIOS

Page 176

ACPI DevicesIntel® Atom™ Processor E6xx Series Datasheet257Note that, although the SPI interface may “burst ahead” for up to 64 bytes, the Host Interf

Page 177

ACPI DevicesIntel® Atom™ Processor E6xx Series Datasheet25811.9.5.13 Generic Programmed Commands All commands other than the standard (memory) reads m

Page 178

ACPI DevicesIntel® Atom™ Processor E6xx Series Datasheet259The processor provides these protections in hardware. Note that it is critical that the har

Page 179

IntroductionIntel® Atom™ Processor E6xx Series Datasheet261.3 Components OverviewThe Intel® Atom™ Processor E6xx Series incorporates a variety of PCI

Page 180

ACPI DevicesIntel® Atom™ Processor E6xx Series Datasheet260Note that once BIOS has locked down the BIOS BAR, this mechanism remains in place until the

Page 181

ACPI DevicesIntel® Atom™ Processor E6xx Series Datasheet261The Write process is executed to write bytes to the Flash device. The atomic instructions t

Page 182 - (Sheet 2 of 2)

ACPI DevicesIntel® Atom™ Processor E6xx Series Datasheet262The following table shows the different device write times for doing a 512 kB sector write.

Page 183

ACPI DevicesIntel® Atom™ Processor E6xx Series Datasheet2639. Lock down the SPI registers, Offset 00h: SPIS – SPI Status bit 1510.Set Up SMI based wri

Page 184

ACPI DevicesIntel® Atom™ Processor E6xx Series Datasheet264Note: Base Address for the Watchdog Timer registers, listed in this section, is configurabl

Page 185

ACPI DevicesIntel® Atom™ Processor E6xx Series Datasheet26511.10.3.2 Offset 01h: PV1R1 - Preload Value 1 Register 111.10.3.3 Offset 02h: PV1R2 - Prelo

Page 186

ACPI DevicesIntel® Atom™ Processor E6xx Series Datasheet26611.10.3.4 Offset 04h: PV2R0 - Preload Value 2 Register 011.10.3.5 Offset 05h: PV2R1 - Prelo

Page 187 - 10.0 LPC Interface (D31:F0)

ACPI DevicesIntel® Atom™ Processor E6xx Series Datasheet26711.10.3.7 Offset 0Ch: RR0 - Reload Register 011.10.3.8 Offset 0Dh: RR1 - Reload Register 10

Page 188 - 10.2.1 ID—Identifiers

ACPI DevicesIntel® Atom™ Processor E6xx Series Datasheet26811.10.3.9 Offset 10h: WDTCR - WDT Configuration Register11.10.3.10 Offset 14h: DCR0 - Down

Page 189

ACPI DevicesIntel® Atom™ Processor E6xx Series Datasheet26911.10.3.11 Offset 15h: DCR1 - Down Counter Register 111.10.3.12 Offset 16h: DCR2 - Down Cou

Page 190 - 10.2.5 CC—Class Code Register

IntroductionIntel® Atom™ Processor E6xx Series Datasheet271.3.1 Low-Power Intel® Architecture Core• 600 MHz (Ultra Low Power SKU), 1.0 GHz (Entry SKU)

Page 191

ACPI DevicesIntel® Atom™ Processor E6xx Series Datasheet27011.10.4 Theory Of Operation11.10.4.1 RTC Well and WDT_TOUT FunctionalityThe WDT_TIMEOUT bit

Page 192

ACPI DevicesIntel® Atom™ Processor E6xx Series Datasheet27111.10.4.3 Reload SequenceTo keep the timer from causing an interrupt or driving GPIO[4], th

Page 193

ACPI DevicesIntel® Atom™ Processor E6xx Series Datasheet272

Page 194

Absolute Maximum RatingsIntel® Atom™ Processor E6xx Series Datasheet27312.0 Absolute Maximum RatingsTable 401 specifies absolute maximum and minimum r

Page 195 - 10.4 Interrupt Control

Absolute Maximum RatingsIntel® Atom™ Processor E6xx Series Datasheet27412.1 Absolute Maximum RatingNotes:1. Refer to a component device that is not as

Page 196 - 10.4.3 WDTBA-WDT Base Address

DC CharacteristicsIntel® Atom™ Processor E6xx Series Datasheet27513.0 DC Characteristics13.1 Signal GroupsThe signal description includes the type of

Page 197 - 10.5.2 BDE—BIOS Decode Enable

DC CharacteristicsIntel® Atom™ Processor E6xx Series Datasheet27613.2 Power and Current CharacteristicsTable 403. Thermal Design PowerSymbol Parameter

Page 198

DC CharacteristicsIntel® Atom™ Processor E6xx Series Datasheet27713.3 General DC CharacteristicsTable 405. Operating Condition Power Supply and Refere

Page 199

DC CharacteristicsIntel® Atom™ Processor E6xx Series Datasheet278.Table 406. Active Signal DC Characteristics (Sheet 1 of 3)Symbol Parameter Min Nom M

Page 200 - LPC Interface (D31:F0)

DC CharacteristicsIntel® Atom™ Processor E6xx Series Datasheet279System Memory (CMOS1.8)VILInput Low Voltage -0.4(VCC180/2) – 0.125VVIHInput High Volt

Page 201 - 11.0 ACPI Devices

IntroductionIntel® Atom™ Processor E6xx Series Datasheet281.3.4 Video DecodeThe Intel® Atom™ Processor E6xx Series supports MPEG2, MPEG4, VC1, WMV9, H

Page 202 - 11.1.5.1 Read Back Command

DC CharacteristicsIntel® Atom™ Processor E6xx Series Datasheet280§ §VIHMaximum input voltage 1.15 V 7, 9, 12VILMinimum input voltage -0.3 V 7, 9, 13R

Page 203

Ballout and Package InformationIntel® Atom™ Processor E6xx Series Datasheet28114.0 Ballout and Package InformationThe Intel® Atom™ Processor E6xx Seri

Page 204 - 11.1.6 Timer Programming

Ballout and Package InformationIntel® Atom™ Processor E6xx Series Datasheet28214.1 Package DiagramsFigure 10. Intel® Atom™ Processor E6xx Series Silic

Page 205 - 11.1.7.1 Simple Read

Ballout and Package InformationIntel® Atom™ Processor E6xx Series Datasheet283Figure 11. Intel® Atom™ Processor E6xx Series Package Dimensions

Page 206 - 11.1.7.3 Read Back Command

Ballout and Package InformationIntel® Atom™ Processor E6xx Series Datasheet28414.2 Ballout Definition and Signal LocationsFigure 12 provides the ballo

Page 207

Ballout and Package InformationIntel® Atom™ Processor E6xx Series Datasheet285Figure 13. Intel® Atom™ Processor E6xx Series Ball Map (Sheet 1 of 5)98

Page 208 - Capabilities

Ballout and Package InformationIntel® Atom™ Processor E6xx Series Datasheet286Figure 14. Intel® Atom™ Processor E6xx Series Ball Map (Sheet 2 of 5)16

Page 209

Ballout and Package InformationIntel® Atom™ Processor E6xx Series Datasheet287Figure 15. Intel® Atom™ Processor E6xx Series Ball Map (Sheet 3 of 5)23

Page 210 - 11.2.2 Theory Of Operation

Ballout and Package InformationIntel® Atom™ Processor E6xx Series Datasheet288Figure 16. Intel® Atom™ Processor E6xx Series Ball Map (Sheet 4 of 5)30

Page 211 - 11.2.2.3 Interrupts

Ballout and Package InformationIntel® Atom™ Processor E6xx Series Datasheet289Figure 17. Intel® Atom™ Processor E6xx Series Ball Map (Sheet 5 of 5)37

Page 212 - 11.3.1 Overview

IntroductionIntel® Atom™ Processor E6xx Series Datasheet291.3.9 Intel® High Definition Audioβ (Intel® HD Audioβ) ControllerThe Intel® High Definition

Page 213 - 11.3.2 I/O Registers

Ballout and Package InformationIntel® Atom™ Processor E6xx Series Datasheet290Table 407. Pin ListPin Name Ball#BCLKPBCLKNBPM_B[0]BPM_B[1]BPM_B[2]BPM_B

Page 214

Ballout and Package InformationIntel® Atom™ Processor E6xx Series Datasheet291M_MA[0]M_MA[1]M_MA[10]M_MA[11]M_MA[12]M_MA[13]M_MA[14]M_MA[2]M_MA[3]M_MA

Page 215

Ballout and Package InformationIntel® Atom™ Processor E6xx Series Datasheet292VCC180VCC180VCC180VCC180SRVCC33RTCVCCAVCCAVCCAVCCA_PEGVCCA_PEGVCCA_PEGVC

Page 216

Ballout and Package InformationIntel® Atom™ Processor E6xx Series Datasheet293VSSVSSVSSVSSVSSVSSVSSVSSVSSVSSVSSVSSVSSVSSVSSVSSVSSVSSVSSVSSVSSVSSVSSVSS

Page 217

Ballout and Package InformationIntel® Atom™ Processor E6xx Series Datasheet294§ §VSSVSSVSSVSSVSSVSSVSSVSSVSSVSSVSSVSSVSSVSSVSSVSSVSSVSSVSSVSSVSSVSSVSS

Page 218 - 11.3.3.2 Acknowledging

ContentsIntel® Atom™ Processor E6xx Series Datasheet3Contents1.0 Introduction...

Page 219 - 11.3.4.1 ICW1

IntroductionIntel® Atom™ Processor E6xx Series Datasheet301.3.14 Watchdog Timer (WDT)The Intel® Atom™ Processor E6xx Series supports a user configurab

Page 220 - 11.3.6.1 Fully Nested Mode

Signal DescriptionIntel® Atom™ Processor E6xx Series Datasheet312.0 Signal DescriptionThis chapter provides a detailed description of the signals and

Page 221 - 11.3.6.5 Poll Mode

Signal DescriptionIntel® Atom™ Processor E6xx Series Datasheet322.1 System Memory SignalsTable 4. System Memory SignalsSignal Direction/Type Power Wel

Page 222 - 11.3.8.2 Special Mask Mode

Signal DescriptionIntel® Atom™ Processor E6xx Series Datasheet332.2 Integrated Display Interfaces2.2.1 LVDS SignalsTable 5. LVDS SignalsSignal Directi

Page 223 - 11.4.1 Memory Registers

Signal DescriptionIntel® Atom™ Processor E6xx Series Datasheet342.2.2 Serial Digital Video Output (SDVO) SignalsTable 6. Serial Digital Video Output S

Page 224 - 11.4.2 Index Registers

Signal DescriptionIntel® Atom™ Processor E6xx Series Datasheet352.3 PCI Express* Signals2.4 Intel® High Definition Audioβ Interface SignalsTable 7. PC

Page 225

Signal DescriptionIntel® Atom™ Processor E6xx Series Datasheet362.5 LPC Interface SignalsNote: Boot from LPC is not supported.2.6 SMBus Interface Sign

Page 226 - 11.4.4.2 EOI

Signal DescriptionIntel® Atom™ Processor E6xx Series Datasheet372.8 Power Management Interface SignalsTable 12. Power Management Interface SignalsSign

Page 227 - 11.5 Serial Interrupt

Signal DescriptionIntel® Atom™ Processor E6xx Series Datasheet382.9 Real Time Clock Interface Signals2.10 JTAG and Debug InterfaceThe JTAG interface i

Page 228 - 11.5.4 Stop Frame

Signal DescriptionIntel® Atom™ Processor E6xx Series Datasheet392.11 Miscellaneous Signals and ClocksTable 15. Miscellaneous Signals and Clocks (Sheet

Page 229

ContentsIntel® Atom™ Processor E6xx Series Datasheet43.8 SPI Interface Signals...

Page 230 - 11.6 Real Time Clock

Signal DescriptionIntel® Atom™ Processor E6xx Series Datasheet40GPIO_BI/OAGTL+CoreGeneral Purpose I/O / External Thermal Sensor: Same pin type as BPM[

Page 231 - : Register A

Signal DescriptionIntel® Atom™ Processor E6xx Series Datasheet41VIDEN[1:0]OCMOSCoreVoltage ID Enable: Indicates which voltage is being specified on th

Page 232

Signal DescriptionIntel® Atom™ Processor E6xx Series Datasheet422.12 General Purpose I/O2.13 Functional StrapsThe following signals are used to config

Page 233 - 11.6.5 Interrupts

Signal DescriptionIntel® Atom™ Processor E6xx Series Datasheet432.14 Power and Ground SignalsThis section provides power and ground signals for the In

Page 234 - 11.7 General Purpose I/O

Signal DescriptionIntel® Atom™ Processor E6xx Series Datasheet44§ §VCCD_DPL 1.05 V DPLL dedicated supplyVCCA_PEG 1.05 V Used by PCIe* and SDVOVCCSFR_E

Page 235

Pin StatesIntel® Atom™ Processor E6xx Series Datasheet453.0 Pin StatesThis chapter describes the states of each Intel® Atom™ Processor E6xx Series sig

Page 236

Pin StatesIntel® Atom™ Processor E6xx Series Datasheet463.3 Integrated Display Interfaces3.3.1 LVDS Signals3.3.2 Serial Digital Video Output (SDVO) Si

Page 237

Pin StatesIntel® Atom™ Processor E6xx Series Datasheet473.4 PCI Express* Signals3.5 Intel® High Definition Audioβ Interface SignalsSDVO_TVCLKINPSDVO_T

Page 238

Pin StatesIntel® Atom™ Processor E6xx Series Datasheet483.6 LPC Interface Signals3.7 SMBus Interface Signals3.8 SPI Interface Signals3.9 Power Managem

Page 239

Pin StatesIntel® Atom™ Processor E6xx Series Datasheet493.10 Real Time Clock Interface Signals3.11 JTAG and Debug InterfaceThe JTAG interface is acces

Page 240 - 11.7.3.3 Triggering

ContentsIntel® Atom™ Processor E6xx Series Datasheet56.3 DRAM Partial Writes...

Page 241 - 11.8 SMBus Controller

Pin StatesIntel® Atom™ Processor E6xx Series Datasheet503.13 General Purpose I/O3.14 Integrated Termination Resistors§ §Table 32. General Purpose I/O

Page 242

System Clock DomainsIntel® Atom™ Processor E6xx Series Datasheet514.0 System Clock DomainsThe Intel® Atom™ Processor E6xx Series contains many clock f

Page 243

System Clock DomainsIntel® Atom™ Processor E6xx Series Datasheet52

Page 244 - 11.8.3 Overview

Register and Memory MappingIntel® Atom™ Processor E6xx Series Datasheet535.0 Register and Memory MappingThis chapter describes the I/O and memory map

Page 245 - 11.8.5.1 Clock Stretching

Register and Memory MappingIntel® Atom™ Processor E6xx Series Datasheet54• Control registers are I/O mapped into the processor I/O space that controls

Page 246 - 11.8.5.2 Bus Time Out

Register and Memory MappingIntel® Atom™ Processor E6xx Series Datasheet55Figure 3. System Address MapTable 36. Memory Map (Sheet 1 of 2)Device Start A

Page 247 - 11.9.4 SPI Protocol

Register and Memory MappingIntel® Atom™ Processor E6xx Series Datasheet56Note: All accesses to addresses within the main memory range will be forwarde

Page 248

Register and Memory MappingIntel® Atom™ Processor E6xx Series Datasheet575.3.1.2 Variable I/O Address RangeTable 38 shows the variable I/O decode rang

Page 249 - 11.9.5 Host Side Interface

Register and Memory MappingIntel® Atom™ Processor E6xx Series Datasheet585.4 Register Access MethodThe registers and the connected devices can be acce

Page 250

Register and Memory MappingIntel® Atom™ Processor E6xx Series Datasheet595.4.1.2 IO BARThe Intel® Atom™ Processor E6xx Series uses a programmable base

Page 251

ContentsIntel® Atom™ Processor E6xx Series Datasheet67.7.2.8 Offset 14h: IOBAR - I/O Base Address ...1067.7.2.9 Of

Page 252 - SPIA – SPI Address

Register and Memory MappingIntel® Atom™ Processor E6xx Series Datasheet605.5 Bridging and ConfigurationThis describes all registers and base functiona

Page 253

Register and Memory MappingIntel® Atom™ Processor E6xx Series Datasheet615.5.1.2 Offset 0004h: ESD – Element Self Description5.5.1.3 Offset 0010h: HDD

Page 254

Register and Memory MappingIntel® Atom™ Processor E6xx Series Datasheet625.5.2 Interrupt Pin ConfigurationThe following registers tell each device whi

Page 255

Register and Memory MappingIntel® Atom™ Processor E6xx Series Datasheet635.5.2.4 Offset 3120h: D26IP – Device 26 Interrupt Pin5.5.2.5 Offset 3124h: D2

Page 256 - ACPI Devices

Register and Memory MappingIntel® Atom™ Processor E6xx Series Datasheet645.5.2.8 Offset 3130h: D03IP – Device 3 Interrupt Pin5.5.3 Interrupt Route Con

Page 257

Register and Memory MappingIntel® Atom™ Processor E6xx Series Datasheet655.5.3.2 Offset 3148h: D27IR – Device 27 Interrupt Route5.5.3.3 Offset 314Ah:

Page 258 - 11.9.5.14 Flash Protection

Register and Memory MappingIntel® Atom™ Processor E6xx Series Datasheet665.5.3.5 Offset 314Eh: D24IR – Device 24 Interrupt Route5.5.3.6 Offset 3150h:

Page 259 - Control Register. This is

Register and Memory MappingIntel® Atom™ Processor E6xx Series Datasheet675.5.3.8 Offset 3162h: D03IR – Device 3 Interrupt Route5.5.4 General Configura

Page 260 - 11.9.6 SPI Clocking

Register and Memory MappingIntel® Atom™ Processor E6xx Series Datasheet68

Page 261 - 11.9.7.2 BIOS Sector Updates

Memory ControllerIntel® Atom™ Processor E6xx Series Datasheet696.0 Memory Controller6.1 OverviewThe Intel® Atom™ Processor E6xx Series contains an int

Page 262 - 11.9.7.3 SPI Initialization

ContentsIntel® Atom™ Processor E6xx Series Datasheet78.2.2.9 SLCAP — Slot Capabilities ... 1278.2

Page 263 - 11.10 Watchdog Timer

Memory ControllerIntel® Atom™ Processor E6xx Series Datasheet706.4.1 Powerdown ModesThe memory controller employs aggressive use of memory power manag

Page 264

Memory ControllerIntel® Atom™ Processor E6xx Series Datasheet716.6 Supported DRAM ConfigurationsThe memory controller supports a single, 32-bit channe

Page 265

Memory ControllerIntel® Atom™ Processor E6xx Series Datasheet726.7 Supported DRAM Devices6.8 Supported Rank ConfigurationsTable 69. Supported DDR2 DRA

Page 266

Memory ControllerIntel® Atom™ Processor E6xx Series Datasheet736.9 Address Mapping and DecodingFor any rank, the address range it implements is mapped

Page 267

Memory ControllerIntel® Atom™ Processor E6xx Series Datasheet74§ §A[13] R0 R0 R0 R0 R0 R0 R0 R0A[12] B0 B0 B0 B0 B0 B0 B0 B0A[11] C9 C9 C9 C9 C9 C9 C9

Page 268

Graphics, Video, and DisplayIntel® Atom™ Processor E6xx Series Datasheet757.0 Graphics, Video, and Display7.1 Chapter ContentsThis chapter contains th

Page 269

Graphics, Video, and DisplayIntel® Atom™ Processor E6xx Series Datasheet76— 3D peak performance— Fill rate: two pixels per clock— Vertex rate: One tri

Page 270 - 11.10.4 Theory Of Operation

Graphics, Video, and DisplayIntel® Atom™ Processor E6xx Series Datasheet777.2.3 Vertex ProcessingModern graphics processors perform two main procedure

Page 271 - 11.10.4.4 Low Power State

Graphics, Video, and DisplayIntel® Atom™ Processor E6xx Series Datasheet78calculate specular lighting than diffuse lighting, it adds significant detai

Page 272

Graphics, Video, and DisplayIntel® Atom™ Processor E6xx Series Datasheet79four 8-bit values. When considered as four 8-bit values, the integer unit ef

Page 273 - 12.0 Absolute Maximum Ratings

ContentsIntel® Atom™ Processor E6xx Series Datasheet89.3.1.28 Offset 72h: PCIECAP – PCI Express* Capabilities Register...1519.3.1.29 Offset

Page 274 - 12.1 Absolute Maximum Rating

Graphics, Video, and DisplayIntel® Atom™ Processor E6xx Series Datasheet807.3.1.2 Encode Codec SupportThe Intel® Atom™ Processor E6xx Series supports

Page 275 - 13.0 DC Characteristics

Graphics, Video, and DisplayIntel® Atom™ Processor E6xx Series Datasheet817.4 Video DecodeThe video decode accelerator improves video performance/powe

Page 276

Graphics, Video, and DisplayIntel® Atom™ Processor E6xx Series Datasheet827.4.1.1 Motion CompensationThe entropy encoder or host can write a series of

Page 277

Graphics, Video, and DisplayIntel® Atom™ Processor E6xx Series Datasheet837.4.1.4 Pixel FormatThe pixel format has the name 420PL12YUV8. This consists

Page 278

Graphics, Video, and DisplayIntel® Atom™ Processor E6xx Series Datasheet84LVDS display devices (see Figure 6). Along the display pipe, the display dat

Page 279

Graphics, Video, and DisplayIntel® Atom™ Processor E6xx Series Datasheet85• Supports NV12 data format• 3x3 Panel Fitter shared by two pipes• Support C

Page 280

Graphics, Video, and DisplayIntel® Atom™ Processor E6xx Series Datasheet86Note: The Intel® Atom™ Processor E6xx Series has limited support for a VGA P

Page 281

Graphics, Video, and DisplayIntel® Atom™ Processor E6xx Series Datasheet877.5.2.1 LVDS PortA single LVDS channel only is supported. The single LVDS ch

Page 282 - 14.1 Package Diagrams

Graphics, Video, and DisplayIntel® Atom™ Processor E6xx Series Datasheet88transmitter port at the dot clock frequency, which is determined by the pane

Page 283 - Figure 11. Intel

Graphics, Video, and DisplayIntel® Atom™ Processor E6xx Series Datasheet89A maximum pixel clock of 160 MHz is supported on the SDVO interface.7.5.2.4

Page 284 - Figure 12. Intel

ContentsIntel® Atom™ Processor E6xx Series Datasheet911.0 ACPI Devices...

Page 285 - Figure 13. Intel

Graphics, Video, and DisplayIntel® Atom™ Processor E6xx Series Datasheet907.7 Configuration Registers7.7.1 D2:F0 PCI Configuration RegistersTable 76.

Page 286 - Figure 14. Intel

Graphics, Video, and DisplayIntel® Atom™ Processor E6xx Series Datasheet91Table 77. 00h: GVD.ID – D2: PCI Device and Vendor ID RegisterSize: 32 bit De

Page 287 - Figure 15. Intel

Graphics, Video, and DisplayIntel® Atom™ Processor E6xx Series Datasheet9200b RWIO_SPACE_ENABLEIOSE: When set, accesses to this device’s I/O space is

Page 288 - Figure 16. Intel

Graphics, Video, and DisplayIntel® Atom™ Processor E6xx Series Datasheet93Table 81. 10h: GVD.MMADR – Memory Mapped Address RangeSize: 32 bit Default:

Page 289 - Figure 17. Intel

Graphics, Video, and DisplayIntel® Atom™ Processor E6xx Series Datasheet94 Table 83. 18h: GVD.GMADR – Graphics Memory Address RangeSize: 32 bit Defau

Page 290 - Table 407. Pin List

Graphics, Video, and DisplayIntel® Atom™ Processor E6xx Series Datasheet95 Table 85. 2Ch: GVD.SSID – Subsystem IdentifiersSize: 32 bit Default: 0000

Page 291

Graphics, Video, and DisplayIntel® Atom™ Processor E6xx Series Datasheet96 Table 88. 50h: GVD.MGGC – Graphics ControlSize: 32 bit Default: 00300000h P

Page 292

Graphics, Video, and DisplayIntel® Atom™ Processor E6xx Series Datasheet97 Table 89. 5Ch: GVD.BSM – Base of Stolen MemorySize: 32 bit Default: 00000

Page 293

Graphics, Video, and DisplayIntel® Atom™ Processor E6xx Series Datasheet98 22 :20 000b RWMULTIPLE_MESSAGE_ENABLEMME: This field is RW for software co

Page 294

Graphics, Video, and DisplayIntel® Atom™ Processor E6xx Series Datasheet99 Table 94. B0h: GVD.VCID – Vendor Capability IDSize: 32 bit Default: 010700

Comments to this Manuals

No comments