Intel 2 Duo T7500 Datasheet

Browse online or download Datasheet for Processors Intel 2 Duo T7500. Intel Core 2 Duo T7500 User Manual

  • Download
  • Add to my manuals
  • Print
  • Page
    / 87
  • Table of contents
  • BOOKMARKS
  • Rated. / 5. Based on customer reviews
Page view 0
Intel® Core™2 Duo Processors and
Intel® Core™2 Extreme Processors
for Platforms Based on Mobile Intel®
965 Express Chipset Family
Datasheet
January 2008
Document Number: 316745-005
Page view 0
1 2 3 4 5 6 ... 86 87

Summary of Contents

Page 1 - 965 Express Chipset Family

Intel® Core™2 Duo Processors and Intel® Core™2 Extreme Processors for Platforms Based on Mobile Intel® 965 Express Chipset FamilyDatasheetJanuary 2008

Page 2 - 2 Datasheet

Introduction10 Datasheet

Page 3 - Contents

Datasheet 11Low Power Features2 Low Power Features2.1 Clock Control and Low Power StatesThe processor supports low power states both at the individual

Page 4 - 4 Datasheet

Low Power Features12 DatasheetFigure 1. Core Low Power States C2†C0StopGrantCore statebreakP_LVL2 orMWAIT(C2)C3†CorestatebreakP_LVL3 orMWAIT(C3)C1/M

Page 5 - Revision History

Datasheet 13Low Power Features NOTES:1. AutoHALT or MWAIT/C1.2.1.1 Core Low Power State Descriptions2.1.1.1 Core C0 StateThis is the normal operating

Page 6 - 6 Datasheet

Low Power Features14 DatasheetA System Management Interrupt (SMI) handler returns execution to either Normal state or the AutoHALT Powerdown state.

Page 7 - 1 Introduction

Datasheet 15Low Power Features2.1.2 Package Low Power State Descriptions2.1.2.1 Normal StateThis is the normal operating state for the processor. The

Page 8 - 1.1 Terminology

Low Power Features16 DatasheetIn the Sleep state, the processor is incapable of responding to snoop transactions or latching interrupt signals. No t

Page 9 - 1.2 References

Datasheet 17Low Power FeaturesExit from Deeper Sleep or Intel Enhanced Deeper Sleep state is initiated by DPRSTP# deassertion when either core request

Page 10 - 10 Datasheet

Low Power Features18 Datasheet2.2 Enhanced Intel SpeedStep® TechnologyThe processor features Enhanced Intel SpeedStep Technology. Following are the

Page 11 - 2 Low Power Features

Datasheet 19Low Power Features2.2.1 Dynamic FSB Frequency SwitchingDynamic FSB frequency switching effectively reduces the internal bus clock frequenc

Page 12 - 12 Datasheet

2 DatasheetLegal Lines and DisclaimersINFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH INTEL® PRODUCTS. NO LICENSE, EXPRESS OR IMPLIED, BY

Page 13 - 2.1.1.1 Core C0 State

Low Power Features20 DatasheetThe processor implements two software interfaces for requesting extended package low power states: MWAIT instruction e

Page 14 - 2.1.1.5 Core C3 State

Datasheet 21Low Power Featuresconsumption allows for leakage current reduction, which results in platform power savings and extended battery life. The

Page 15 - 2.1.2.4 Sleep State

Low Power Features22 Datasheet

Page 16 - 2.1.2.6 Deeper Sleep State

Datasheet 23Electrical Specifications3 Electrical Specifications3.1 Power and Ground PinsFor clean, on-chip power distribution, the processor has a la

Page 17 - Datasheet 17

Electrical Specifications24 Datasheet0 0 1 0 1 1 0 1.22500 0 1 0 1 1 1 1.21250 0 1 1 0 0 0 1.20000 0 1 1 0 0 1 1.18750 0 1 1 0 1 0 1.17500 0 1 1 0 1 1

Page 18 - 18 Datasheet

Datasheet 25Electrical Specifications1 0 0 0 1 0 1 0.63751 0 0 0 1 1 0 0.62501 0 0 0 1 1 1 0.61251 0 0 1 0 0 0 0.60001 0 0 1 0 0 1 0.58751 0 0 1 0 1 0

Page 19 - 2.3 Extended Low Power States

Electrical Specifications26 Datasheet3.4 Catastrophic Thermal ProtectionThe processor supports the THERMTRIP# signal for catastrophic thermal protecti

Page 20 - 2.5 VID-x

Datasheet 27Electrical Specifications3.6 FSB Frequency Select Signals (BSEL[2:0]) The BSEL[2:0] signals are used to select the frequency of the proces

Page 21 - Datasheet 21

Electrical Specifications28 DatasheetNOTES:1. Refer to Chapter 4 for signal descriptions and termination requirements.2. In processor systems where th

Page 22 - 22 Datasheet

Datasheet 29Electrical Specifications3.8 CMOS SignalsCMOS input signals are shown in Table 4. Legacy output FERR#, IERR# and other non-AGTL+ signals (

Page 23 - 3 Electrical Specifications

Datasheet 3Contents1Introduction...71.1 Ter

Page 24

Electrical Specifications30 Datasheet3.10 Processor DC SpecificationsThe processor DC specifications in this section are defined at the processor core

Page 25

Datasheet 31Electrical SpecificationsNOTES:1. Each processor is programmed with a maximum valid voltage identification value (VID), which is set at ma

Page 26 - 3.5 Reserved and Unused Pins

Electrical Specifications32 DatasheetNOTES:1. Each processor is programmed with a maximum valid voltage identification value (VID), which is set at ma

Page 27 - 3.7 FSB Signal Groups

Datasheet 33Electrical Specifications2. The voltage specifications are assumed to be measured across VCC_SENSE and VSS_SENSE pins at socket with a 100

Page 28 - Table 4. FSB Pin Groups

Electrical Specifications34 DatasheetNOTES:1. Each processor is programmed with a maximum valid voltage identification value (VID), which is set at ma

Page 29 - 3.9 Maximum Ratings

Datasheet 35Electrical SpecificationsNOTES:1. Each processor is programmed with a maximum valid voltage identification value (VID), which is set at ma

Page 30 - CC,BOOT

Electrical Specifications36 DatasheetFigure 3. Active VCC and ICC Loadline Intel Core 2 Duo Processors - Standard Voltage, Low Voltage and Ultra Low V

Page 31

Datasheet 37Electrical SpecificationsNOTE: Deeper Sleep mode tolerance depends on VID value.Figure 4. Deeper Sleep VCC and ICC Loadline Intel Core 2 D

Page 32

Electrical Specifications38 DatasheetNOTE: Deeper Sleep mode tolerance depends on VID value.NOTES:1. Unless otherwise noted, all specifications in thi

Page 33 - Processors (Sheet 1 of 2)

Datasheet 39Electrical SpecificationsNOTES:1. Unless otherwise noted, all specifications in this table apply to all processor frequencies.2. VIL is de

Page 34 - Processors (Sheet 2 of 2)

4 DatasheetFigures1 Core Low Power States...122 Package Low

Page 35 - (Sheet 2 of 2)

Electrical Specifications40 DatasheetNOTES:1. Unless otherwise noted, all specifications in this table apply to all processor frequencies.2. The VCCP

Page 36 - 10mV= RIPPLE

Datasheet 41Package Mechanical Specifications and Pin Information4 Package Mechanical Specifications and Pin Information4.1 Package Mechanical Specifi

Page 37 - Figure 4. Deeper Sleep V

Package Mechanical Specifications and Pin Information42 DatasheetFigure 6. 4-MB and Fused 2-MB Micro-FCPGA Processor Package Drawing (Sheet 1 of 2) h

Page 38 - Figure 5. Deeper Sleep V

Datasheet 43Package Mechanical Specifications and Pin InformationFigure 7. 4-MB and Fused 2-MB Micro-FCPGA Processor Package Drawing (Sheet 2 of 2)

Page 39

Package Mechanical Specifications and Pin Information44 DatasheetFigure 8. 2-MB Micro-FCPGA Processor Package Drawing (Sheet 1 of 2)

Page 40

Datasheet 45Package Mechanical Specifications and Pin InformationFigure 9. 2-MB Micro-FCPGA Processor Package Drawing (Sheet 2 of 2)

Page 41 - Information

Package Mechanical Specifications and Pin Information46 DatasheetFigure 10. 4-MB and Fused 2-MB Micro-FCBGA Processor Package Drawing (Sheet 1 of 2)

Page 42 - 42 Datasheet

Datasheet 47Package Mechanical Specifications and Pin InformationFigure 11. 4-MB and Fused 2-MB Micro-FCBGA Processor Package Drawing (Sheet 2 of 2)

Page 43 - Datasheet 43

Package Mechanical Specifications and Pin Information48 Datasheet Figure 12. 2-MB Micro-FCBGA Processor Package Drawing (Sheet 1 of 2)

Page 44 - 44 Datasheet

Datasheet 49Package Mechanical Specifications and Pin Information4.2 Processor Pinout and Pin ListTable 14 shows the top view pinout of the Intel Core

Page 45 - Datasheet 45

Datasheet 5Revision HistoryDocument NumberRevision NumberDescription Date316745 -001 • Initial Release May 2007316745 -002• Updates— Chapter 1 added I

Page 46 - 46 Datasheet

Package Mechanical Specifications and Pin Information50 DatasheetTable 14. The Coordinates of the Processor Pins as Viewed from the Top of the Package

Page 47 - Datasheet 47

Datasheet 51Package Mechanical Specifications and Pin InformationTable 15. The Coordinates of the Processor Pins as Viewed from the Top of the Package

Page 48 - 48 Datasheet

Package Mechanical Specifications and Pin Information52 DatasheetThis page is intentionally left blank.

Page 49 - Datasheet 49

Datasheet 53Package Mechanical Specifications and Pin InformationTable 16. Pin Listing by Pin Name (Sheet 1 of 16)Pin NamePin NumberSignal Buffer T

Page 50 - 50 Datasheet

Package Mechanical Specifications and Pin Information54 DatasheetBR0# F1 Common ClockInput/OutputBSEL[0] B22 CMOS OutputBSEL[1] B23 CMOS OutputBSEL[

Page 51 - Datasheet 51

Datasheet 55Package Mechanical Specifications and Pin InformationD[37]# T22 Source SynchInput/OutputD[38]# U25 Source SynchInput/OutputD[39]# U23 So

Page 52 - 52 Datasheet

Package Mechanical Specifications and Pin Information56 DatasheetDSTBP[3]# AF24 Source SynchInput/OutputFERR# A5 Open Drain OutputGTLREF AD26 Power/

Page 53 - (Sheet 2 of 16)

Datasheet 57Package Mechanical Specifications and Pin InformationVCC AA13 Power/OtherVCC AA15 Power/OtherVCC AA17 Power/OtherVCC AA18 Power/OtherVCC

Page 54 - (Sheet 4 of 16)

Package Mechanical Specifications and Pin Information58 DatasheetVCC E12 Power/OtherVCC E13 Power/OtherVCC E15 Power/OtherVCC E17 Power/OtherVCC E18

Page 55 - (Sheet 6 of 16)

Datasheet 59Package Mechanical Specifications and Pin InformationVSS AC14 Power/OtherVSS AC16 Power/OtherVSS AC19 Power/OtherVSS AC21 Power/OtherVSS

Page 57 - (Sheet 10 of 16)

Package Mechanical Specifications and Pin Information60 DatasheetVSS F16 Power/OtherVSS F19 Power/OtherVSS F22 Power/OtherVSS F25 Power/OtherVSS G1

Page 58 - (Sheet 12 of 16)

Datasheet 61Package Mechanical Specifications and Pin InformationVSS A8 Power/OtherVCC A9 Power/OtherVCC A10 Power/OtherVSS A11 Power/OtherVCC A12 P

Page 59 - (Sheet 14 of 16)

Package Mechanical Specifications and Pin Information62 DatasheetD[51]# AB22 Source SynchInput/OutputVSS AB23 Power/OtherD[33]# AB24 Source SynchInp

Page 60

Datasheet 63Package Mechanical Specifications and Pin InformationVID[2] AE5 CMOS OutputPSI# AE6 CMOS OutputVSSSENSE AE7 Power/Other OutputVSS AE8 Po

Page 61 - (Sheet 3 of 17)

Package Mechanical Specifications and Pin Information64 DatasheetBSEL[0] B22 CMOS OutputBSEL[1] B23 CMOS OutputVSS B24 Power/OtherTHRMDC B25 Power/O

Page 62 - (Sheet 5 of 17)

Datasheet 65Package Mechanical Specifications and Pin InformationVCC E12 Power/OtherVCC E13 Power/OtherVSS E14 Power/OtherVCC E15 Power/OtherVSS E16

Page 63 - (Sheet 7 of 17)

Package Mechanical Specifications and Pin Information66 DatasheetVSS H6 Power/OtherVSS H21 Power/OtherD[12]# H22 Source SynchInput/OutputD[15]# H23

Page 64 - (Sheet 9 of 17)

Datasheet 67Package Mechanical Specifications and Pin InformationDSTBP[1]# M26 Source SynchInput/OutputVSS N1 Power/OtherA[8]# N2 Source SynchInput/

Page 65 - (Sheet 11 of 17)

Package Mechanical Specifications and Pin Information68 DatasheetA[18]# U5 Source SynchInput/OutputVSS U6 Power/OtherVSS U21 Power/OtherDINV[2]# U22

Page 66 - (Sheet 13 of 17)

Datasheet 69Package Mechanical Specifications and Pin Information4.3 Alphabetical Signals ReferenceTable 18. Signal Description (Sheet 1 of 7)Name Ty

Page 67 - (Sheet 15 of 17)

Datasheet 7Introduction1 Introduction The Intel® Core™2 Duo processor on 65-nm process technology is the next generation high-performance, low-power p

Page 68 - (Sheet 17 of 17)

Package Mechanical Specifications and Pin Information70 DatasheetBSEL[2:0] OutputBSEL[2:0] (Bus Select) are used to select the processor input clock f

Page 69

Datasheet 71Package Mechanical Specifications and Pin InformationDINV[3:0]#Input/OutputDINV[3:0]# (Data Bus Inversion) are source synchronous and indi

Page 70

Package Mechanical Specifications and Pin Information72 DatasheetFERR#/PBE# OutputFERR# (Floating-point Error)/PBE#(Pending Break Event) is a multiple

Page 71

Datasheet 73Package Mechanical Specifications and Pin InformationLINT[1:0] InputLINT[1:0] (Local APIC Interrupt) must connect the appropriate pins of

Page 72

Package Mechanical Specifications and Pin Information74 DatasheetRESET# InputAsserting the RESET# signal resets the processor to a known state and inv

Page 73

Datasheet 75Package Mechanical Specifications and Pin Information§ THERMTRIP# OutputThe processor protects itself from catastrophic overheating by use

Page 74

Package Mechanical Specifications and Pin Information76 Datasheet

Page 75 - together with V

Datasheet 77Thermal Specifications and Design Considerations5 Thermal Specifications and Design ConsiderationsMaintaining the proper thermal environme

Page 76 - 76 Datasheet

Thermal Specifications and Design Considerations78 Datasheet5. Processor TDP requirements in Intel Dynamic Acceleration Technology mode is lesser than

Page 77 - Design Considerations

Datasheet 79Thermal Specifications and Design ConsiderationsNOTES:1. The TDP specification should be used to design the processor thermal solution. Th

Page 78

Introduction8 Datasheet1.1 TerminologyTerm Definition#A “#” symbol after a signal name refers to an active low signal, indicating a signal is in the

Page 79

Thermal Specifications and Design Considerations80 DatasheetNOTES:1. The TDP specification should be used to design the processor thermal solution. Th

Page 80 - 5.1 Thermal Specifications

Datasheet 81Thermal Specifications and Design Considerations5.1.1 Thermal DiodeThe processor incorporates an on-die PNP transistor whose base emitter

Page 81 - 5.1.1 Thermal Diode

Thermal Specifications and Design Considerations82 DatasheetNOTES:1. Intel does not support or recommend operation of the thermal diode under reverse

Page 82

Datasheet 83Thermal Specifications and Design ConsiderationsNOTES:1. Intel does not support or recommend operation of the thermal diode under reverse

Page 83

Thermal Specifications and Design Considerations84 DatasheetIf the ntrim value used to calculate the Toffset differs from the ntrim value used to in a

Page 84 - Symbol Parameter Value

Datasheet 85Thermal Specifications and Design ConsiderationsEMTTM is a processor feature that enhances Intel Thermal Monitor 2 with a processor thrott

Page 85 - Datasheet 85

Thermal Specifications and Design Considerations86 Datasheetjunction temperature within the maximum specification, the system must initiate an orderly

Page 86 - 5.1.4 Digital Thermal Sensor

Datasheet 87Thermal Specifications and Design Considerations5.1.5 Out of Specification DetectionOverheat detection is performed by monitoring the proc

Page 87 - 5.1.6 PROCHOT# Signal Pin

Datasheet 9Introduction1.2 ReferencesMaterial and concepts available in the following documents may be beneficial when reading this document. NOTES:1.

Comments to this Manuals

No comments